



# **3V to 17V, 8A, Synchronous Step-Down Converter with Forced CCM**

#### **DESCRIPTION**

The MP8770C is a fully integrated, high-frequency, synchronous rectified step-down switch-mode converter with internal power MOSFETs. The MP8770C offers a very compact solution to achieve 8A of continuous output current with excellent load and line regulation over a wide input range. The MP8770C uses synchronous mode operation for higher efficiency over the output current load range.

Constant-on-time (COT) control operation provides very fast transient response and easy loop design, as well as very tight output regulation.

Full protection features include short-circuit protection (SCP), over-current protection (OCP), under-voltage protection (UVP), and thermal shutdown.

The MP8770C requires a minimal number of readily available, standard external components, and is available in a space-saving QFN-16 (3mmx3mm) package.

#### **FEATURES**

- Wide 3V to 17V Operating Input Range
- 8A Output Current
- 22mΩ/10mΩ Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- 100µA Quiescent Current
- Output Adjustable from 0.6V
- High-Efficiency Synchronous Mode Operation
- Pre-Biased Start-Up
- Fixed 700kHz Switching Frequency
- Forced PWM Operation
- External Programmable Soft-Start Time
- EN and Power Good for Power Sequencing
- Over-Current Protection (OCP) and Hiccup Mode
- Thermal Shutdown
- Available in a QFN-16 (3mmx3mm) Package

#### **APPLICATIONS**

- Security Cameras
- Portable Devices, XDSL Devices
- Digital Set-Top Boxes
- Flat-Panel Televisions and Monitors
- General Purpose

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION



## Efficiency vs. Load Current





## **ORDERING INFORMATION**

| Part Number* | Package          | Top Marking |
|--------------|------------------|-------------|
| MP8770CGQ    | QFN-16 (3mmx3mm) | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP8770CGQ-Z).

### **TOP MARKING**

**BGCY** 

LLL

BGC: Product code of MP8770CGQ

Y: Year code LLL: Lot number

### **PACKAGE REFERENCE**





#### PIN FUNCTIONS

| Pin#                    | Name | Description                                                                                                                                                                                                       |
|-------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 15                   | NC   | No connection. Pin must be left floating.                                                                                                                                                                         |
| 2                       | BST  | <b>Bootstrap.</b> A capacitor connected between the SW and BS pins is required to form a floating supply across the high-side switch driver. It is recommended for the BST resistor to be less than $4.7\Omega$ . |
| 3                       | EN   | <b>Enable.</b> Pull EN high to enable the MP8770C. When floating, EN is pulled down to GND by an internal $1.2M\Omega$ resistor so it is disabled.                                                                |
| 4                       | FB   | <b>Feedback.</b> Sets the output voltage when connected to the tap of an external resistor divider that is connected between output and GND.                                                                      |
| 5                       | AGND | <b>Signal ground.</b> AGND is not internally connected to the system ground. Ensure that AGND is connected to the system ground in PCB layout.                                                                    |
| 6                       | SS   | <b>Soft start.</b> Connect a capacitor across SS and GND to set the soft-start time and avoid start-up inrush current.                                                                                            |
| 7                       | PG   | <b>Power good output.</b> The output of this pin is an open drain. It will change state if UVP, OCP, OTP, or OV occurs.                                                                                           |
| 8                       | VIN  | <b>Supply voltage.</b> The MP8770C operates from a 3V to 17V input rail. C1 is needed to decouple the input rail. Use a wide PCB trace to make the connection.                                                    |
| 9, 10,<br>11, 12,<br>13 | PGND | <b>System ground.</b> This pin is the reference ground of the regulated output voltage, so care must be taken during PCB layout. It is recommended to connect it to GND with copper pours and vias.               |
| 14                      | VCC  | Internal bias supply output. Decouple with a $1\mu F$ capacitor. The VCC capacitor should be placed close to the VCC and GND pins.                                                                                |
| 16                      | SW   | Switch output. Use a wide PCB trace to make the connection.                                                                                                                                                       |

### **ABSOLUTE MAXIMUM RATINGS (1)**

| $V_{IN}$                           |                                |
|------------------------------------|--------------------------------|
| V <sub>BST</sub>                   | V <sub>SW</sub> + 4V           |
| V <sub>EN</sub>                    | V <sub>IN</sub>                |
| All other pins                     | 0.3V to +4V                    |
| Continuous power dissipation (     | $(T_A = 25^{\circ}C)^{(2)(4)}$ |
|                                    | 3.2W                           |
| Junction temperature               | 150°C                          |
| Lead temperature                   |                                |
| Storage temperature                | 65°C to +125°C                 |
| Recommended Operating              | Conditions (3)                 |
| Supply voltage (V <sub>IN</sub> )  |                                |
| Output voltage (V <sub>OUT</sub> ) |                                |
|                                    | or 12V max                     |

Operating junction temp.....-40°C to +125°C

## Thermal Resistance $\theta_{JA}$ $\theta_{JC}$

| QFN-16 (3mmx3mm)        |    |    |      |
|-------------------------|----|----|------|
| EV8770C-Q-00A (4)       | 38 | 10 | °C/W |
| JESD51-7 <sup>(5)</sup> | 50 | 12 | °C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on EV8770C-Q-00A, 4-layer PCB.
- 5) The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



## **ELECTRICAL CHARACTERISTICS** (6)

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, typical value is tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                  | Symbol                  | Condition                                            | Min | Тур  | Max | Units  |
|--------------------------------------------|-------------------------|------------------------------------------------------|-----|------|-----|--------|
| Input voltage range                        | V <sub>IN</sub>         |                                                      | 3   |      | 17  | V      |
| Supply Current                             | •                       |                                                      |     |      |     |        |
| Supply current (shutdown)                  | I <sub>IN</sub>         | V <sub>EN</sub> = 0V                                 |     |      | 5   | μA     |
| Supply current (quiescent)                 | IQ                      | $V_{EN} = 2V, V_{FB} = 0.65V$                        |     | 100  | 150 | μA     |
| MOSFET                                     |                         |                                                      |     |      |     |        |
| HS switch on resistance                    | HS <sub>RDS-ON</sub>    | V <sub>BST-SW</sub> = 3.3V                           |     | 22   |     | mΩ     |
| LS switch on resistance                    | LS <sub>RDS-ON</sub>    | Vcc = 3.3V                                           |     | 10   |     | mΩ     |
| Switch leakage                             | SW <sub>LKG</sub>       | $V_{EN} = 0V$ , $V_{SW} = 17V$                       |     |      | 1   | μA     |
| Current Limit                              |                         |                                                      |     |      |     |        |
| Valley current limit                       | ILIMIT_VY               |                                                      | 8   | 10   |     | Α      |
| Short hiccup duty cycle (7)                | Dніссир                 |                                                      |     | 10   |     | %      |
| Switching Frequency and M                  | /linimum On             | Off Timer                                            |     |      |     |        |
| Switching frequency                        | fsw                     |                                                      | 600 | 700  | 800 | kHz    |
| Minimum on time (7)                        | ton_min                 |                                                      |     | 50   |     | ns     |
| Minimum off time (7)                       | toff_min                |                                                      |     | 100  |     | ns     |
| Reference and Soft Start                   |                         |                                                      |     |      |     |        |
| Facility and south and                     | $V_{FB}$                | T <sub>J</sub> = 25°C                                | 594 | 600  | 606 | mV     |
| Feedback voltage                           | V FB                    | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 591 | 600  | 609 | ] !!!٧ |
| Feedback current                           | I <sub>FB</sub>         | V <sub>FB</sub> = 700mV                              |     | 10   | 50  | nA     |
| Soft-start current                         | ISS_START               |                                                      | 4   | 6    | 8   | μA     |
| Enable and UVLO                            |                         |                                                      |     |      |     |        |
| EN rising threshold                        | V <sub>EN RISING</sub>  |                                                      | 1.1 | 1.25 | 1.4 | V      |
| EN falling threshold                       | V <sub>EN FALLING</sub> |                                                      | 0.9 | 1    | 1.1 | V      |
| EN pin pull-down resistor                  | R <sub>EN_PD</sub>      |                                                      |     | 1.2  |     | ΜΩ     |
| VCC                                        | •                       |                                                      |     |      |     |        |
| VCC under-voltage lockout rising threshold | VCC <sub>Vth</sub>      |                                                      | 2.6 | 2.8  | 3   | V      |
| VCC under-voltage lockout threshold        | VCCHYS                  |                                                      |     | 350  |     | mV     |
| VCC regulator                              | Vcc                     |                                                      |     | 3.4  |     | V      |
| VCC load regulation                        | Regvcc                  | Icc = 5mA                                            |     | 3    |     | %      |



## ELECTRICAL CHARACTERISTICS (continued) (6)

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, typical value is tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                          | Symbol                 | Condition            | Min  | Тур  | Max  | Units           |
|------------------------------------|------------------------|----------------------|------|------|------|-----------------|
| Power Good                         |                        |                      |      |      |      |                 |
| Power good UV rising threshold     | PGUV <sub>vth_Hi</sub> |                      | 0.85 | 0.9  | 0.95 | V <sub>FB</sub> |
| Power good UV falling threshold    | PGUV <sub>vth_Lo</sub> |                      | 0.75 | 0.80 | 0.85 | V <sub>FB</sub> |
| Power good OV rising threshold     | PGOV <sub>vth_Hi</sub> |                      | 1.15 | 1.2  | 1.25 | V <sub>FB</sub> |
| Power good OV falling threshold    | PGOV <sub>vth_Lo</sub> |                      | 1.05 | 1.1  | 1.15 | V <sub>FB</sub> |
| Power good delay                   | PG <sub>Td</sub>       | Both edge            |      | 50   |      | μs              |
| Power good sink current capability | V <sub>PG</sub>        | Sink 4mA             |      |      | 0.4  | V               |
| Power good leakage current         | IPG_LEAK               | V <sub>PG</sub> = 5V |      |      | 10   | μA              |
| Thermal Protection                 |                        |                      |      | •    | •    |                 |
| Thermal shutdown (7)               | T <sub>SD</sub>        |                      |      | 150  |      | °C              |
| Thermal hysteresis (7)             | T <sub>SD-HYS</sub>    |                      |      | 20   |      | °C              |

#### Notes:

<sup>6)</sup> Not tested in production. Guaranteed by over-temperature correlation.

<sup>7)</sup> Guaranteed by design and characterization test.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 12V$ ,  $V_{OUT} = 1V$ ,  $L = 0.56\mu H$ ,  $T_A = 25$ °C, unless otherwise noted.



© 2019 MPS. All Rights Reserved.







 $V_{IN}$  = 12V,  $V_{OUT}$  = 1V, L = 0.56 $\mu$ H,  $T_A$  = 25°C, unless otherwise noted.



© 2019 MPS. All Rights Reserved.





















## **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP8770C is a fully integrated, synchronous rectified step-down switch mode converter. Constant-on-time (COT) control is employed to provide fast transient response and easy loop stabilization. Figure 2 shows the simplified ramp compensation block in the MP8770C. At the beginning of each cycle, the high-side MOSFET (HS-FET) is turned on when the feedback voltage (V<sub>FB</sub>) is below the reference voltage (V<sub>REF</sub>), which indicates insufficient output voltage. The on period is determined by both the output voltage and input voltage to make the switching frequency fairly constant across the entire input voltage range.

After the on period elapses, the HS-FET turns off. The HS-FET turns on again when  $V_{\text{FB}}$  drops below  $V_{\text{REF}}$ . By repeating this operation, the converter regulates the output voltage.

The MP8770C operates in continuous conduction mode (CCM). The integrated low-side MOSFET (LS-FET) turns on when the HS-FET is in its off state to minimize conduction loss. If both the HS-FET and LS-FET are turned on at the same time, a dead short occurs between input and GND. This is called shoot-through. In order to avoid shoot-through, a dead time (DT) is internally generated between the HS-FET off and LS-FET on periods, or vice versa.

An internal compensation is applied for COT control for more stable operation even when ceramic capacitors are used as output capacitors. This internal compensation improves jitter performance without affecting the line or load regulation.



Figure 2: Simplified Ramp Compensation Block

#### **VCC** Regulator

The 3.4V internal regulator powers most of the internal circuitries. This regulator takes the  $V_{IN}$ 

input and operates in the full  $V_{\rm IN}$  range. When  $V_{\rm IN}$  exceeds 3.4V, the output of the regulator is in full regulation. When  $V_{\rm IN}$  falls below 3.4V, the regulator output decreases following  $V_{\rm IN}$ . A 1µF decoupling ceramic capacitor is needed at the pin.

#### **Enable**

EN is a digital control pin that turns the regulator on and off. Drive EN above 1.25V to turn on the regulator, drive it below 1V to turn it off.

When floating, EN is pulled down to GND by an internal  $1.2M\Omega$  resistor.

EN can be connected directly to  $V_{IN}$ . It supports a 17V input range.

#### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP8770C's UVLO comparator monitors the output voltage of the internal regulator's VCC.

The VCC UVLO rising threshold is about 2.8V, while its falling threshold is 2.45V.

When the input voltage exceeds the UVLO rising threshold voltage, the MP8770C powers up. It shuts off when the input voltage falls below the UVLO falling threshold voltage. This is a non-latch protection.

#### Soft Start

The MP8770C employs a soft start (SS) mechanism to ensure smooth output ramping during power-up. When the EN pin goes high, an internal (6 $\mu$ A) current source charges up the SS capacitor. The SS capacitor voltage takes over V<sub>REF</sub> to the PWM comparator. The output voltage smoothly ramps up with the SS voltage. Once SS voltage (V<sub>SS</sub>) rises above V<sub>REF</sub>, it continues to ramp up and V<sub>REF</sub> takes over. At this point, soft start finishes and the device enters steady state operation.

The SS capacitor value can be determined with Equation (1):

$$C_{ss}(nF) = 0.83 \times \frac{t_{ss}(ms) \times I_{ss}(uA)}{V_{RFF}(V)}$$
 (1)

If the output capacitance is a large value, it is not recommended to set the SS time too short. This



avoids accidentally reaching the current limit during SS. An SS capacitor less than 4.7nF should be avoided.

#### **Power Good Indicator (PG)**

The PG pin is the open drain of a MOSFET that connects to VCC or some other voltage source through a resistor (e.g.  $100k\Omega$ ). The MOSFET turns on with the application of an input voltage so that the PG pin is pulled to GND before SS is ready. After V<sub>FB</sub> reaches 90% of V<sub>REF</sub>, the PG pin is pulled high after a 50µs delay. When the V<sub>FB</sub> drops to 80% of V<sub>REF</sub>, the PG pin is pulled low.

When UVLO or OTP occurs, the PG pin is pulled low immediately. If OC (over-current) occurs, the PG pin is pulled low when  $V_{FB}$  drops below 80% of  $V_{REF}$  after a 0.05ms delay. When OV occurs, PG is pulled low when  $V_{FB}$  rises above 120% of  $V_{REF}$  after a 0.05ms delay. If  $V_{FB}$  falls back below 110% of  $V_{REF}$ , PG is pulled high after a 0.05ms delay.

If the input supply fails to power the MP8770C, PG is clamped low, even though PG is tied to an external DC source through a pull-up resistor. Figure 3 shows the relationship between the PG voltage and the pull-up current.





Figure 3: PG Clamped Voltage vs. Pull-Up Current

## Over-Current Protection (OCP) and Short-Circuit Protection (SCP)

The MP8770C has valley limit control. The LS-FET monitors the current flowing through it. The HS-FET waits until the valley current limit disappears to turn on again. Meanwhile, the output voltage drops until  $V_{FB}$  is below the undervoltage (UV) threshold, typically 50% below the

reference. Once UV is triggered, the MP8770C enters hiccup mode to periodically restart the part.

During OCP, the device tries to recover from an over-current fault with hiccup mode. This means the chip disables the output power stage, discharges the soft-start capacitor, then automatically tries to soft start again.

If the over-current condition still remains after soft start ends, the device repeats this operation cycle until the over-current conditions disappear and the output rises back to regulation level. OCP is a non-latch protection.

#### **Pre-Bias Start-Up**

The MP8770C has been designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is refreshed and charged, and the voltage on the soft-start capacitor is also charged. If the BST voltage exceeds its rising threshold voltage and the soft-start capacitor voltage exceeds the sensed output voltage at the FB pin, the part starts to work normally.

#### Thermal Shutdown

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, it shuts down the whole chip. When the temperature falls below its lower threshold (typically 130°C), the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 1.7V and a hysteresis of 150mV.  $V_{\rm IN}$  regulates the bootstrap capacitor voltage internally through D1, M1, R4, C4,  $L_{\rm O}$ , and  $C_{\rm O}$  (see Figure 4). If  $V_{\rm IN}$  -  $V_{\rm SW}$  exceeds 3.3V, U2 regulates M1 to maintain a 3.3V BST voltage across C4. It is recommended for the BST resistor (R4) to be less than 4.7Q.





Figure 4: Internal Bootstrap Charger

#### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their respective thresholds, the chip starts. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN low,  $V_{\text{IN}}$  low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering, and then the internal supply rail is pulled down.



## APPLICATION INFORMATION COMPONENT SELECTION

#### **Setting the Output Voltage**

The external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, as a small R2 value leads to considerable quiescent current loss and too large a value makes the FB noise sensitive. It is recommended to choose a value between  $2k\Omega$  and  $100k\Omega$  for R2. Typically, a current less than  $250\mu$ A through R2 offers a good balance between system stability and no load loss. R1 is then determined with Equation (2):

$$R1 = \frac{V_{OUT} - V_{REF}}{V_{PEF}} \times R2$$
 (2)

Figure 5 shows the feedback circuit.



Figure 5: Feedback Network

Table 1 lists the recommended resistor values for common output voltages.

Table 1: Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | L (µH) | C <sub>F</sub><br>(pF) | R <sub>T</sub><br>(kΩ) |
|----------------------|---------|---------|--------|------------------------|------------------------|
| 1.0                  | 20      | 30      | 0.56   | 56                     | 1                      |
| 1.2                  | 20      | 20      | 0.56   | 56                     | 1                      |
| 1.5                  | 20      | 13      | 0.56   | 56                     | 1                      |
| 1.8                  | 20      | 10      | 0.82   | 56                     | 1                      |
| 2.5                  | 20      | 6.34    | 0.82   | 56                     | 1                      |
| 3.3                  | 20      | 4.42    | 1      | 56                     | 1                      |
| 5                    | 20      | 2.7     | 1.2    | 56                     | 1                      |

#### Selecting the Inductor

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage. A larger-value inductor will result in less ripple current and a lower output ripple voltage. However, it also has a larger physical footprint, higher series

resistance, and a lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be between 30% and 40% of the maximum output current. The peak inductor current should also be below the maximum switch current limit. The inductance value can be calculated with Equation (3):

$$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (3)

Where  $\Delta I_{L}$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current, where the peak inductor current can be calculated with Equation (4):

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (4)

#### **Selecting the Input Capacitor**

The step-down converter has a discontinuous input current, and requires a capacitor to supply the AC current to the converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance, and should be placed as close to the VIN pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations.

The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated with Equation (5):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (5)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (6):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{6}$$

For simplification, choose the input capacitor with an RMS current rating greater than half of the maximum load current.



The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification.

The input voltage ripple can be estimated with Equation (7):

$$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (7)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (8):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$
 (8)

#### **Selecting the Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}) \quad (9)$$

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (10)$$

In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be estimated with Equation (11):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR} \quad (11)$$

Besides considering the output ripple, a larger output capacitor also can get better load transient response. However, maximum output capacitor limitation should be also considered in design application. If the output capacitor value is too high, the output voltage cannot reach the design value during the soft-start time, and the device will fail to regulate. The maximum output capacitor value  $C_{O\_MAX}$  can be limited with Equation (12):

$$C_{O MAX} = (I_{LIM AVG} - I_{OUT}) \times t_{ss} / V_{OUT} (12)$$

Where  $I_{\text{LIM\_AVG}}$  is the average start-up current during soft-start period, and  $t_{\text{ss}}$  is the soft-start time.

#### **Design Example**

A design example is provided below when the ceramic capacitors are applied:

| V <sub>IN</sub>  | 12V |
|------------------|-----|
| V <sub>OUT</sub> | 1V  |
| l <sub>out</sub> | 8A  |

For detailed application schematics, see the Typical Application Circuits section on page 20. For the typical performance and waveforms, see the Typical Characteristics section on page 6. For more device applications, refer to the related evaluation board datasheet.



#### **PCB Layout Guidelines**

Efficient layout is very important for proper device function. Poor layout design can result in poor line or load regulation and stability issues. It is strongly recommended to use a 4-layer board layout, with the two middle layers being GND. For best performance, refer to Figure 6 and follow the guidelines below:

- 1. Place the high current paths (GND, IN, and SW) very close to the device with short, direct, and wide traces.
- 2. Place the input capacitor as close as possible to the IN and GND pins.
- 3. Place the VCC decoupling capacitor close to the device.
- 4. Connect AGND and PGND at the point of the VCC capacitor's ground connection.
- 5. Place the external feedback resistors next to the FB pin.
- 6. Keep the switching node (SW) short and away from the feedback network.



**Top Layer** 



**Bottom Layer** Figure 6: Recommended PCB Layout



#### TYPICAL APPLICATION CIRCUITS



Figure 7:  $V_{IN}$  = 12V,  $V_{OUT}$  = 1V,  $I_{OUT}$  = 8A  $^{(8)}$ 



Figure 8:  $V_{IN} = 12V$ ,  $V_{OUT} = 1.2V$ ,  $I_{OUT} = 8A$  (8)



Figure 9:  $V_{IN} = 12V$ ,  $V_{OUT} = 1.5V$ ,  $I_{OUT} = 8A$  (8)

9/10/2019



## TYPICAL APPLICATION CIRCUITS (continued)



Figure 10:  $V_{IN} = 12V$ ,  $V_{OUT} = 1.8V$ ,  $I_{OUT} = 8A$  (8)



Figure 11:  $V_{IN} = 12V$ ,  $V_{OUT} = 2.5V$ ,  $I_{OUT} = 8A$  (8)



Figure 12:  $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 8A$  (8)

9/10/2019



## TYPICAL APPLICATION CIRCUITS (continued)



Figure 13:  $V_{IN} = 12V$ ,  $V_{OUT} = 5V$ ,  $I_{OUT} = 8A$  (8)

#### Note:

8) When VIN is low, see the Selecting the Input Capacitor Section on page 17.



#### **PACKAGE INFORMATION**

#### QFN-16 (3mmx3mm)





**TOP VIEW** 

**BOTTOM VIEW** 



#### **SIDE VIEW**



#### **RECOMMENDED LAND PATTERN**

#### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-220.
- 4) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.