# **MP6972** # CCM/DCM Flyback Ideal Diode with Integrated 100V/17mΩ MOSFET with Slew Rate Detection # The MP6972 is a fast turn-off, intelligent rectifier for flyback converters that integrates a $100\text{V}/17\text{m}\Omega$ MOSFET. It can replace a diode rectifier for higher efficiency and power density. The chip regulates the forward voltage drop of the internal power switch to $V_{\text{FWD}}$ (40mV) and turns off before the drain-source voltage reverses. The MP6972 is optimized for low-side rectification. The internal ringing detection circuitry prevents the MP6972 from falsely turning on during discontinuous conduction mode (DCM) or quasi-resonant operations. The MP6972 is available in an SOIC-8 package. #### **FEATURES** - Integrated 100V/17mΩ MOSFET - Optimized Efficiency for Low-Side Rectification - Ringing Detection Prevents False Turn-On during DCM Operations - Compatible with Energy Star - 110µA Quiescent Current - Supports DCM, CCM, and Quasi-Resonant Operations - Wide Output Range Down to 0V - Available in an SOIC-8 Package #### **APPLICATIONS** - Laptop Adapters - QC and USB PD Chargers - High-Efficiency Flyback Converters All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### TYPICAL APPLICATION ### **ORDERING INFORMATION** | Part Number | Package | Top Marking | MSL Rating | |-------------|---------|-------------|------------| | MP6972GS* | SOIC-8 | See Below | 2 | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP6972GS–Z). #### **TOP MARKING** # MP6972 LLLLLLLL MPSYWW MP6972: Part number LLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code # **PACKAGE REFERENCE** ### **PIN FUNCTIONS** | Pin # | Name | Description | | | | | |---------|-------|---------------------------------------------------------|--|--|--|--| | 1, 4 | VS | IOSFET source. VS is also used as a reference for VDD. | | | | | | 2 | HVC | V linear regulator input. | | | | | | 3 | SENSE | MOSFET drain voltage sensing. | | | | | | 5 | VDD | Linear regulator output. VDD is the power supply of IC. | | | | | | 6, 7, 8 | VD | MOSFET drain. | | | | | | ABSOLUTE MAXIMUM RATINGS (1) | |--------------------------------------------------------| | VDD to VS0.3V to +14V | | VD to VS1.5V to +100V | | SENSE, HVC to VS1V to +180V | | Continuous drain current (T <sub>C</sub> = 25°C) 12.8A | | Continuous drain current (T <sub>C</sub> = 100°C) 8.1A | | Pulsed drain current (2)50A | | Maximum power dissipation (3) 1.8W | | Junction temperature150°C | | Lead temperature (solder)260°C | | Storage temperature55°C to +150°C | | ESD Rating | | Charged device model (CDM) ±2000V | | Recommended Operation Conditions (4) | VDD to VS ......4.5V to 13V Operating junction temp (T<sub>J</sub>) .... -40°C to +125°C | Thermal Resistance (5) | $oldsymbol{ heta}$ JA | $\boldsymbol{\theta}$ JC | |------------------------|-----------------------|--------------------------| | SOIC-8 | 67 | 30 °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - Repetitive rating: Pulse width = 100µs, duty cycle limited by maximum junction temperature. - 3) $T_A = 25^{\circ}\text{C}$ . The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J \text{ (MAX)} T_A) / \theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** VDD = $V_{DD\_HVC}$ , $T_J$ = -40°C to +125°C, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------|------|-------|------|-------| | | V <sub>DD_SEN</sub> | SENSE = 30V, HVC = 0V | 4.6 | 5 | 5.4 | V | | VDD regulation voltage | V <sub>DD_HVC</sub> | SENSE = 0V, HVC = 12V | 6.3 | 6.7 | 7 | V | | VDD UVLO rising | | | 4.0 | 4.2 | 4.4 | V | | VDD UVLO hysteresis | | | 0.1 | 0.24 | 0.38 | V | | · | IVDD_SEN | $\begin{aligned} VDD &= V_{DD\_SEN} - 0.1V, \\ SENSE &= 30V, HVC = 0V, \\ C_{DD} &= 1 \mu F \end{aligned}$ | 20 | 38 | 55 | mA | | VDD charging current | | $\begin{aligned} &VDD = V_{DD\_HVC} - 0.1V, \\ &SENSE = 0V, HVC = 12V, \\ &C_{DD} = 1\mu F \end{aligned}$ | 20 | 38 | 62 | mA | | | IVDD_HVC | $\begin{split} VDD &= V_{DD\_HVC} - 0.1V, \\ SENSE &= 0V, HVC = 30V, \\ C_{DD} &= 1 \mu F \end{split}$ | 35 | 64 | 95 | mA | | Operating current | Icc | fsw = 100kHz | 1.6 | 2.4 | 4 | mA | | Quiescent current | $I_{Q(VDD)}$ | $V_{DD} = 7V$ | | 110 | 135 | μΑ | | Control Circuitry Section | | | | | | | | Forward regulation voltage (VS-VD) (6) | V <sub>FWD</sub> | | 25 | 40 | 55 | mV | | Turn-on threshold (VDS) | | | -115 | -80 | -57 | mV | | Turn-off threshold (VS-VD) (6) | | | -6 | 3 | +12 | mV | | Turn-on delay (7) | td_on | | | 20 | | ns | | Turn-off delay (6) | t <sub>D_OFF</sub> | | | 25 | | ns | | Turn-on blanking time | t <sub>B-ON</sub> | | 0.8 | 1.2 | 1.55 | μs | | Turn-off blanking threshold (VDS) | V <sub>B-OFF</sub> | | 2 | 2.5 | 3 | V | | Turn-off threshold during minimum on time (VDS) | | | 1.2 | 1.8 | 2.5 | V | | Turn-on slew rate detection time (7) | | | | 30 | | ns | | Power Switch Section (8) | | | | | | | | Drain-source breakdown voltage (6) | $V_{(BR)DSS}$ | | 100 | | | V | | Single-pulse avalanche energy (6) | Eas | $V_{PS} = 50V, V_{GS} = 0V,$<br>L = 1.0mH, | | 100 | | mJ | | Drain-source on resistance | R <sub>DS(ON)</sub> | $V_{GS} = 6.7V, I_D = 2A$ | | 17 | 21.3 | mΩ | | Input capacitance (7) | Ciss | V 40V V 0V | | 1925 | | pF | | Output capacitance (7) | Coss | $V_{DS} = 40V, V_{GS} = 0V,$<br>f = 1MHz | | 307 | | pF | | Reverse transfer capacitance (7) | Crss | 1 — 1101112 | | 20 | | pF | | Source-Drain Diode Characteristic | cs | | | | | | | Source-drain diode forward voltage | V <sub>SD</sub> | I <sub>S</sub> = 8A, V <sub>GS</sub> = 0V | | 0.8 | 1.2 | V | | Reverse recovery time (7) | t <sub>RR</sub> | L = 100 dl/dt = 1000//// | | 78.8 | | ns | | Diode reverse change (7) | Qrr | $I_F = 10A$ , $dI/dt = 100A/\mu s$ | | 105.6 | | nC | #### Notes: - 6) Guaranteed by characterization. - 7) Guaranteed by design.8) T<sub>J</sub> = 25°C. #### TYPICAL CHARACTERISTICS VDD Rising vs. Temperature VDD Regulation Voltage vs. Temperature (HVC = 12V) VDD Regulation Voltage vs. Temperature (SENSE = 30V) Operation Current vs. Temperature (Vpp = 6.7V) VDD Charging Current vs. Temperature (SENSE = 30V) # TYPICAL CHARACTERISTICS (continued) R<sub>DS(ON)</sub> vs. Temperature # **TYPICAL PERFORMANCE CHARACTERISTICS** # Operation in 30W Flyback Application $V_{IN} = 90V_{AC}$ , $I_{OUT} = 2.5A$ # Operation in 30W Flyback Application $V_{IN} = 265V_{AC}$ , $I_{OUT} = 2.5A$ CH1: V<sub>DS</sub> CH4: I<sub>SD</sub> # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** The MP6972 supports operation in discontinuous conduction mode (DCM) and continuous conduction mode (CCM), as well as for quasi-resonant (QR) flyback converters. The control circuitry controls the gate in forward mode and turns the gate off when the synchronous rectification (SR) MOSFET current drops to zero. #### **VDD Generation** The external capacitor at VDD supplies power to the IC. First, SENSE charges the capacitor via a current source with $I_{VDD\_SEN}$ , When UVLO < $V_{DD}$ < $V_{DD\_SENSE}$ (5V), both HVC and SENSE are allowed to charge VDD. When $V_{DD}$ exceeds $V_{DD\_SENSE}$ , HVC charges VDD alone via a current source with $I_{VDD\_HVC}$ If $V_{HVC}$ < 5.7V, VDD is regulated at $V_{DD\_SENSE}$ (5V). When 5.7V < $V_{HVC}$ < 6.7V, VDD is regulated at $V_{HVC}$ - 0.7V (internal current-dependent forward diode voltage drop). When $V_{HVC}$ > 6.7V, VDD is clamped at $V_{DD\_HVC}$ (6.7V). #### Start-Up and Under-Voltage Lockout (UVLO) When $V_{DD}$ exceeds the VDD UVLO rising threshold (4.2V), the MP6972 exits undervoltage lockout (UVLO) and is enabled. Once $V_{DD}$ drops below 4.0V, the MP6972 enters sleep mode and $V_{GS}$ is kept low. #### **Turn-On Phase** When $V_{DS}$ drops to ~2V, a turn-on timer begins. If $V_{DS}$ reaches the turn-on threshold (-80mV) from 2V within the turn-on slew rate detection time (30ns), the MOSFET turns on after a turn-on delay ( $t_{D_-ON}$ ), which is typically 20ns (see Figure 2). If $V_{DS}$ crosses the turn-on threshold after the timer ends, the gate voltage remains off. This turn-on timer prevents the MP6972 from falsely turning on due to ringing in DCM or quasiresonant operations. #### Turn-On Blanking The control circuitry contains a blanking function. When the MOSFET turns on, the control circuit ensures that the on state lasts for a specific period of time. The turn-on blanking time ( $t_{B-ON}$ ) is ~1.2µs to prevent an accidental turn-off due to ringing. However, if $V_{DS}$ reaches 1.8V within the turn-on blanking time, then $V_{GS}$ is pulled low immediately. #### **Conduction Phase** Once $V_{DS}$ exceeds the forward voltage drop, which is $-V_{FWD}$ (-40mV), according to the decrease of the switching current, the MP6972 lowers the gate voltage level to enlarge the on resistance of the synchronous MOSFET. Figure 2: Turn-On/Turn-Off Timing Diagram With this control scheme, $V_{SD}$ is adjusted to be approximately equal to $V_{FWD}$ even when the current through the MOSFET is fairly low. This function keeps the driver voltage at a very low level when the synchronous MOSFET is turned off, which boosts the turn-off speed and is especially important to CCM operation. #### **Turn-Off Phase** When $V_{DS}$ rises to trigger the turn-off threshold (-3mV), the gate voltage is pulled to zero after a short turn-off delay ( $t_{D\_OFF}$ ), typically 25ns (see Figure 2). #### **Turn-Off Blanking** After the gate driver ( $V_{GS}$ ) is pulled to zero by $V_{DS}$ reaching the turn-off threshold (-3mV), a turn-off blanking time is applied, during which the gate driver signal is latched off. The turn-off blanking is removed when $V_{DS}$ exceeds $V_{B\text{-}OFF}$ (2V) (see Figure 2). #### APPLICATION INFORMATION #### **Slew Rate Detection** During DCM operation, the demagnetizing ringing may bring $V_{DS}$ below 0V. If $V_{DS}$ reaches the turn-on threshold during the ringing, SR controllers without slew rate detection may turn on the MOSFET by mistake. This not only increases power loss, but may also lead to shoot-through if the primary-side MOSFET is turned on within the minimum on time of the SR controller. The falling slew rate of the ringing is always much less than when the primary MOSFET is off; this false turn-on situation can be prevented by slew rate detection. When the slew rate is below the threshold, the IC does not turn on the gate even when V<sub>DS</sub> reaches the turn-on threshold. For more details, see the Turn-On Phase section on page 9. #### External Resistor on SENSE and HVC Over-voltage (OV) conditions may lead to the device malfunctioning or even being damaged, so the application design must be careful to guarantee safe operation, especially on the high-voltage pin. One common OV condition occurs when the body diode of the SR MOSFET is turned on, as the forward voltage drop may exceed the negative rating on the SENSE pin. In this case, it is recommended to place an external resistor between SENSE and the MOSFET drain. The resistance is typically recommended to be between $100\Omega$ and $300\Omega$ . On the other hand, this resistor also cannot be too large, because it may slow down the $V_{DS}$ detection slew rate. In general, it is not recommended to use a resistor greater than $300\Omega$ , but this should be checked for each case based on the slew rate conditions. In applications where the HVC may suffer from negative voltage bias (e.g. in the high-side setup without auxiliary winding), there should also be a same resistor placed on the HVC externally. #### **Typical System Implementations** Figure 3 shows the typical system IC implementation in low-side rectification. The MP6972 is directly supplied by the output. Figure 3: Low-Side Rectification #### **Maximum Output Current** The allowed temperature rise for the MP6972 limits the maximum output current the device can handle. The temperature rise is determined by the device's power loss. The MP6972's recommended rated output current for a typical universal input adapter is 2.5A. For certain designs, the power loss of the MP6972 can be calculated, so the maximum output current can be deduced. The MP6972's power loss can be separated into several parts, including controller consumption and integrated MOSFET conduction loss. If the MP6972 works in continuous conduction mode (CCM), reverse-recovery loss of the integrated MOSFET must also be considered. Each part of the loss can be calculated based on Equation (1), Equation (2), and Equation (3), respectively: $$P_{LOSS\ CONTROLLER} = V_{HVC} \times I_{DD}$$ (1) $$P_{\text{LOSS\_SR\_CONDUCTION}} = f_{\text{SW}} \times \int_{0}^{t_{\text{S\_ON}}} V_{\text{SR\_SD}}(t) \times I_{\text{SR\_SD}}(t) dt \quad \text{(2)}$$ $$P_{LOSS\_SR\_RR} = \frac{1}{2} \times V_{DS} \times I_{RR} \times t_{RR} \times f_{SW}$$ (3) Where $I_{DD}$ is the MP6972's current, $V_{HVC}$ is the voltage on HVC pin, $t_{S\_ON}$ is the SR on period, $V_{SR\_SD}$ is the voltage drop from the SR, $I_{SR\_SD}$ is the current flowing from the SR, $I_{RR}$ is the peak reverse current, and $t_{RR}$ is the reverse-recovery time. The MP6972's total loss (P<sub>LOSS</sub>) is the sum of the above losses. If an RC snubber is used, the power loss caused by this snubber must also be taken into consideration. The junction and case temperature rises can be calculated with the junction-to-ambient thermal resistance $(\theta_{JA})$ and junction-to-case thermal resistance ( $\theta_{JC}$ ). The junction temperature must be within ABS (typically 150°C). Calculate $\Delta T_{JA}$ and $\Delta T_{JC}$ with Equation (4) and Equation (5), respectively: $$\Delta T_{AA} = P_{AOSS} \times \theta_{AA} \tag{4}$$ $$\Delta T_{JC} = P_{LOSS} \times \theta_{JC} \tag{5}$$ The thermal resistance can be reduced in one of several ways to lower the temperature: a thicker copper layer attached to VD and VS, additional via for thermal dissipation, or heatsinks. The real maximum output current can be determined by combining the real tested data. #### **Design Example** Figure 4 shows a layout example for a low-side application of a flyback power supply, specifically a single layer with a through-hole transformer. RSN and CSN comprise the RC snubber network for the internal MOSFET. The sensing loop (SENSE to the MOSFET drain) is optimized and kept separate from the power loop. The VDD decoupling capacitor (C2) is placed beside VDD. Figure 4: Layout Example in Flyback Low-Side Application #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 4 and Figure 5, and follow the guidelines below: - Connect the SENSE pin to a different position for an adjustable turn-off time during the fast transients in CCM. The further the junction point is from VD, the earlier the SR turns off (see Figure 5). - 2. Keep the IC out of the power loop to prevent the sensing loop and power loop from interrupting each other. Figure 5: Voltage Sensing for VD/SENSE Place a decoupling ceramic capacitor between VDD and VS, close to the IC, for adequate filtering. #### **PACKAGE INFORMATION** #### SOIC-8 **TOP VIEW** **RECOMMENDED LAND PATTERN** **FRONT VIEW** SIDE VIEW **DETAIL "A"** #### NOTE: - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) DRAWING CONFORMS TO JEDEC MS-012, VARIATION AA. - 6) DRAWING IS NOT TO SCALE. ### **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |-------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MP6972GS-Z | SOIC-8 | 2500 | 100 | N/A | 13in | 12mm | 8mm | # **Revision History** | Revision # | Revision<br>Date | Description | Pages<br>Updated | | | |------------|------------------|-----------------|------------------|--|--| | 1.0 | 7/14/2020 | Initial Release | - | | | **Notice** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.