

# PIC32MK General Purpose and Motor Control (GP/MC) Silicon Errata and Data Sheet Clarification

The PIC32MK General Purpose and Motor Control (GP/MC) family of devices that you have received conform functionally to the current Device Data Sheet (DS60001402**D**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC32MK General Purpose and Motor Control (GP/MC) family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A1).

Data Sheet clarifications and corrections (if applicable) start on page 14 following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® X IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB X IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB X IDE project.
- 3. Configure the MPLAB X IDE project for the appropriate device and hardware debugger.
- 4. Select <u>Window > Dashboard</u>, and then click the **Refresh Debug Tool Status** icon
- The part number and the Device and Revision ID values appear in the **Output** window.

Note: If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

TABLE 1: SILICON DEVREY VALUES

| Deat Novel on                          | Device ID <sup>(1)</sup> | Revision ID for Silicon Revision <sup>(1)</sup> |
|----------------------------------------|--------------------------|-------------------------------------------------|
| Part Number                            | Device ID(1)             | A1                                              |
| PIC32MK1024MCF100                      | 0x06201053               |                                                 |
| PIC32MK1024MCF064                      | 0x06202053               |                                                 |
| PIC32MK0512MCF100                      | 0x06204053               |                                                 |
| PIC32MK0512MCF064                      | 0x06205053               |                                                 |
| PIC32MK1024GPE100                      | 0x06207053               |                                                 |
| PIC32MK1024GPE064                      | 0x06208053               | 0.4                                             |
| PIC32MK0512GPE100                      | 0x0620A053               | 0x1                                             |
| PIC32MK0512GPE064                      | 0x0620B053               |                                                 |
| PIC32MK1024GPD100                      | 0x0620D053               |                                                 |
| PIC32MK1024GPD064                      | 0x0620E053               |                                                 |
| PIC32MK0512GPD100<br>PIC32MK0512GPD064 | 0x06210053               |                                                 |
|                                        | 0x06211053               |                                                 |

**Note 1:** Refer to the "Memory Organization" and "Special Features" chapters in the current Device Data Sheet (DS60001402**D**) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module                  | Feature            | Item                                                                        | Issue Summary                                                                                                                                                   | Affected<br>Revisions <sup>(1)</sup> |
|-------------------------|--------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|                         |                    |                                                                             | -                                                                                                                                                               | A1                                   |
| Primary<br>Oscillator   | Posc               | 1.                                                                          | Crystal primary oscillator (Posc) supports reduced operating range with restrictions.                                                                           | Х                                    |
| Secondary<br>Oscillator | Sosc               | 2.                                                                          | The Secondary Oscillator (SOSC) does not support crystal operation.                                                                                             | х                                    |
| Clocks                  | PBCLK6             | 3.                                                                          | PBCLK6 defaults to 1:2 instead of 1:4.                                                                                                                          | Х                                    |
| FSCM                    | Clock Fail         | 4.                                                                          | Device falls back to LPRC instead of FRC on FSCM event.                                                                                                         | Х                                    |
| VBAT                    | VBAT               | 5.                                                                          | VBAT is not functional.                                                                                                                                         | Х                                    |
| VBAT                    | RTCC               | 6.                                                                          | RTCC may lose Sosc clocks momentarily during a VDD to VBAT switch over event.                                                                                   | х                                    |
| ADC                     | Level<br>Trigger   | 7.                                                                          | The ADC level trigger will not perform burst conversions in Debug mode.                                                                                         | х                                    |
| ADC                     | Turbo Mode         | 8.                                                                          | Turbo mode is not functional when two channels are linked for<br>the purpose of increasing effective throughput.                                                | X                                    |
| ADC                     | DNL                | DNL 9. In Differential mode, DNL for code 3072 is not within specification. |                                                                                                                                                                 |                                      |
| ADC                     | AN26               | 10.                                                                         | ADC input AN26 is not functional.                                                                                                                               | Х                                    |
| ADC                     | Scan               | 11.                                                                         | Scan list conversion will restart without finishing current scan list if new trigger occurs before scan completion with ADC7.                                   | х                                    |
| ADC                     | Scan               | 12.                                                                         | Shared ADC7 has high Offset and Gain Error in scan mode.                                                                                                        | Х                                    |
| Op-Amp                  | Op-Amp Op amp 13.  |                                                                             | Enabling an op amp output control bit disables respective comparators output pin function if also enabled but comparator output status bit is still functional. | X                                    |
| Op-Amp                  | Op amp             | 14.                                                                         | OPAMP output is always enabled regardless of output enable control bit if OPAMP is enabled.                                                                     | х                                    |
| Op-Amp                  | Op amp<br>PGA Mode | 15.                                                                         | When used in PGA Unity Gain mode, OPAMP continues to function despite being disabled i.e. AMPMOD = 0.                                                           | х                                    |
| Op-Amp                  | Op amp<br>PGA Mode | 16.                                                                         | Op amps in Unity Gain mode (i.e. CFGCON2 <enpgax>=1) are non functional.</enpgax>                                                                               | х                                    |
| Op-Amp                  | PSRR               | 17.                                                                         | Op amp does not meet PSRR electrical specification.                                                                                                             | Х                                    |
| Op-Amp                  | Common<br>Mode     | 18.                                                                         | Op amps do not meet common mode voltage range (VCMR) specification.                                                                                             | Х                                    |
| Op-Amp                  | CMRR               | 19.                                                                         | Op amps do not meet CMRR specification.                                                                                                                         | Х                                    |
| Op-Amp                  | Gain Margin        | 20.                                                                         | Op amps do not meet gain margin specification.                                                                                                                  | Х                                    |
| DAC                     | INL                | 21.                                                                         | The DACs do not meet INL specification at AVDD<3v and Ta>85oC.                                                                                                  | Х                                    |
| DAC                     | DNL                | 22.                                                                         | The DACs do not meet DNL specification at AVDD<3v.                                                                                                              | Х                                    |
| Timer1                  | Counter<br>Async   | 23.                                                                         | Timer1 in Asynchronous External Counter mode does not reflect the first count from an external ext T1CK input.                                                  | Х                                    |
| Timer1                  | Sleep Async        | 24.                                                                         | TMR1 register of Timer1 in Asynchronous mode remains at initial set value for 5 external clock pulses after wake-up from Sleep mode.                            | х                                    |
| Timer1                  | Sleep Async        | 25.                                                                         | Back-to-back writes to the TMR1 register are not allowed for (4) PBCLK2 cycles.                                                                                 | Х                                    |
|                         |                    |                                                                             |                                                                                                                                                                 |                                      |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

| Module     | Feature      | Item | Issue Summary                                                                                                                                                                                                                                                                             | Affected<br>Revisions <sup>(1)</sup> |
|------------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|            |              |      |                                                                                                                                                                                                                                                                                           | A1                                   |
| I/O        | RTCC         | 26.  | RTCC alarm output driver does not return to default/reset state on deep sleep wakeup through MCLR.                                                                                                                                                                                        | Х                                    |
| Deep Sleep | I/O          | 27.  | Deep Sleep mode is non functional.                                                                                                                                                                                                                                                        | Х                                    |
| RCON       | Register     | 28.  | RCON status bits VBPOR, PORIO, PORCORE, and VBAT are inconsistent and cannot be used.                                                                                                                                                                                                     | Х                                    |
| Sleep      | IPD          | 29.  | 3mA increase in sleep when PB5DIV is disabled.                                                                                                                                                                                                                                            | Х                                    |
| Sleep      | IPD          | 30.  | Increase in sleep IPD current if USB pins D+ and D- are floating.                                                                                                                                                                                                                         | X                                    |
| PMP        | Status Flags | 31.  | PMP input buffer full flag IB0F and out buffer underflow OBUF are set as soon as PMP is turned ON in Slave mode, when TTLEN = 1.                                                                                                                                                          | x                                    |
| PMP        | Slave Mode   | 32.  | CS is de-asserting before RD in Slave mode.                                                                                                                                                                                                                                               | Х                                    |
| СТМИ       | Triggers     | 33.  | Edge Sequencing mode (EDGSEQEN(CTMUCON<2>)) triggers are not functional                                                                                                                                                                                                                   | Х                                    |
| СТМИ       | TGEN         | 34.  | When the TGEN bit is set, manual current sourcing (i.e. setting the EDG1STAT bit) from CTMU is not possible.                                                                                                                                                                              | X                                    |
| ICAP       | Debug        | 35.  | Debug breakpoints are not supported when using Input Capture with DMA.                                                                                                                                                                                                                    | x                                    |
| PWM        | Time Base    | 36.  | Leading edge blanking in XPRES mode, PWMCONx <xpres>=1, is not functional.</xpres>                                                                                                                                                                                                        | Х                                    |
| PWM        | I/O          | 37.  | Alternate pin & I/O functions on unused PWM channels do not function when the PWM module is enabled.                                                                                                                                                                                      | Х                                    |
| PWM        | LEB          | 38.  | Incorrect LEB trigger applied if dead time is enabled.                                                                                                                                                                                                                                    | Х                                    |
| PWM        | Interrupts   | 39.  | Multiple PWM Interrupts can occur for a single TRGIF, PWMLIF, and PWMHIF interrupt events and it cause the ISR to be re-executed multiple times if the PWM pre-scalar (i.e., PTCON <pclkdiv> or STCON&lt; SCLKDIV&gt;) is greater than 5.</pclkdiv>                                       | х                                    |
| UART       | Tx/Rx Int    | 40.  | UART Transmit UxSTA <utxisel> = 0b00 Interrupt is generated and asserted while the transmit buffer contains at least one empty space and the UART receiver UxSTA<urxisel> = 0b00 interrupt flag bit is asserted while receive buffer is not empty and non functional.</urxisel></utxisel> | Х                                    |
| UART       | Tx Int       | 41.  | UART Transmit UxSTA <utxisel> = 0b01 Interrupt is generated but does not remain asserted when all the characters have been transmitted.</utxisel>                                                                                                                                         | x                                    |
| UART       |              |      | UART Transmit UxSTA <utxisel> = 0b10 Interrupt is generated but does not remain asserted while the transmit buffer is empty.</utxisel>                                                                                                                                                    | х                                    |
| UART       | Rx Int       | 43.  | UART Receive UxSTA <urxisel> = 0b01 interrupt flag bit is asserted only when receive buffer = ½ full and not when receive buffer &gt; ½ full.</urxisel>                                                                                                                                   | X                                    |
| UART       | Rx Int       | 44.  | UART receive UxSTA <urxisel> = 0b10 interrupt flag bit is asserted only when receive buffer = 3/4 full and not when receive buffer &gt; 3/4 full.</urxisel>                                                                                                                               | Х                                    |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

| Module                | Module Feature Ite     |     | Issue Summary                                                                                                                                                                                                                                                                                                                                                     | Affected<br>Revisions <sup>(1)</sup> |
|-----------------------|------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|                       |                        |     |                                                                                                                                                                                                                                                                                                                                                                   | <b>A</b> 1                           |
| Temperature<br>Sensor | Temperature<br>Sensor  | 45. | Temperature sensor is not functional.                                                                                                                                                                                                                                                                                                                             | Х                                    |
| CAN                   | Interrupt              | 46. | The CAN CxINT <wakif> (wake interrupt flag) bit is set even when the CAN module is disabled.</wakif>                                                                                                                                                                                                                                                              | X                                    |
| DMT                   | Reset                  | 47. | The DMT module does not cause an NMI on a BAD1, BAD2, or DMTEVENT.                                                                                                                                                                                                                                                                                                | Х                                    |
| WDT                   | WDT                    | 48. | Multiple valid key writes can be performed outside the WDT window before a Reset occurs instead of the required single write.                                                                                                                                                                                                                                     | Х                                    |
| ICSP                  | TDO                    | 49. | The TDO pin becomes an output and toggles while programming on any of the ICSP PGECx/PGEDx pair.                                                                                                                                                                                                                                                                  | Х                                    |
| VIH                   | Input<br>Specification | 50. | VIH(MIN) does not meet the electrical specification of $(0.65*VDD)$ , but instead VIH(MIN) = $(0.8*VDD)$ .                                                                                                                                                                                                                                                        | Х                                    |
| Cache                 | Exception              | 51. | Data Bus Error Exception can occur when pre-fetch cache is enabled, CHECON <prefen>=0b01.</prefen>                                                                                                                                                                                                                                                                | Х                                    |
| BOR                   | POR                    | 52. | On a BOR event when DEVCFG2 <borsel> = 0, RCON<por> status may also be erroneously set.</por></borsel>                                                                                                                                                                                                                                                            | X                                    |
| BOR                   | Reset                  | 53. | On a BOR event, VPOR <vdd<vbor, above="" all="" bor="" clocks="" either="" falls="" frozen="" function="" generated="" i="" in="" is="" not="" o="" or="" pins="" present="" reached.="" reset="" returns="" state="" stop="" system="" td="" the="" their="" threshold="" to="" until="" vbor.<="" vdd="" vpor="" when="" will="" with=""><td>Х</td></vdd<vbor,> | Х                                    |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

# Silicon Errata Issues

# Note 1: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. The table provided in each issue indicates which issues exist for a particular revision of silicon.

- 2: The following applies to the Affected Silicon Revision tables in each silicon issue:
  - An 'X' indicates the issue is present in this revision of silicon.
  - Shaded cells with an Em dash ('—')
    indicate that this silicon revision does
    not exist for this issue.
  - Blank cells indicate an issue has been corrected or does not exist in this revision of silicon.

# 1. Module: Primary Oscillator

The Posc supports only specific crystal operation. as provided in Table 3.

### Work around 1

The Primary Oscillator (Posc) has been characterized to operate at 8 MHz and 12 MHz when the circuit shown in Figure 1 is implemented and the operating conditions provided in Table 3 are met.

#### FIGURE 1: Posc CRYSTAL CIRCUIT



#### TABLE 3: CRYSTAL SPECIFICATIONS

| Crystal<br>Frequency (See<br>Note 1) | Series<br>Resistor<br>Rs | Posc Gain Setting<br>POSCGAIN<1:0><br>(DEVCFG0<20:19<br>> | Posc Boost<br>Setting<br>POSCBOOST<br>(DEVCFG0<21 |
|--------------------------------------|--------------------------|-----------------------------------------------------------|---------------------------------------------------|
| 8 MHz                                | 2 kΩ                     | '0b00 (GAIN_0)                                            | '0b1                                              |
| 12 MHz                               | 1 kΩ                     | '0b00 (GAIN_0)                                            | '0b1                                              |
| 24 MHz <sup>(3)</sup>                | 0                        | '0b00 (GAIN_0)                                            | '0b1                                              |

Note 1: Using any other crystal frequency will require special component selection and characterization.

- 2: A parallel register (RP) should not be used to increase the gain of the Posc.
- 3: Only 24MHz crystals with a Mfg ESR  $\leq 40\Omega$ .

#### Work around 2

Alternatively, use an external clock or the Internal FRC Oscillator. Note that communication interfaces, such as CAN, USB, etc., with tighter clock accuracy requirements will not function with the FRC as clock source.

### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 2. Module: Secondary Oscillator

A crystal oscillator cannot be used as the input to the Secondary Oscillator (Sosc) pins, SOSCI and SOSCO.

# Work around

Use an external clock source (32,768 Hz) applied to the SOSCO pin with the FSOSCEN bit (DEVCFG1<6>) set to '0' (i.e., the Sosc pin is disabled through the Configuration Word) for a real-time clock base; otherwise, use the internal LPRC for non-precision requirements.

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

### 3. Module: Clocks

The PB6DIV<PBDIV> defaults to 0b0000001 (i.e. 1:2) instead of 0b0000011 (i.e. 1:4). The max clock rate for the PBCLK6 bus is 30 MHz.

#### Work around

Set the PB6DIV<PBDIV> = 0b0000011 (i.e. 1:4) assuming a 120 MHz SYSCLK. This is a register that requires an unlock sequence.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

#### 4. Module: FSCM

When the DEVCFG1<FSCM> = 0b1x, clock fail monitoring is enabled, and a clock fail is detected. The SYSCLK source switches to LPRC instead of FRC as intended.

#### Work around

If the user has clock software clock switching enabled, DEVCFG1<FSCM> = 0b11, they can perform a clock switch to FRC.

# **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

### 5. Module: VBAT

The VBAT pin is non functional and it must be connected to VDD.

# Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Х          |  |  |  |  |

#### 6. Module: VBAT

RTCC may lose Sosc clocks momentarily during a VDD to VBAT switch over event.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| X         |  |  |  |  |

#### 7. Module: ADC

The ADC level trigger, ADCTRGx=0b00010, will not perform burst conversions in Debug mode.

#### Work around

Do not use Debug mode with the ADC level triggers.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

# 8. Module: ADC

Turbo mode, ADCCON1<TRBEN>=1, is not functional when two channels are linked for increasing effective throughput.

#### Work around

The user can still increase the effective throughput rate by interleaving ADC cores and trigger sources by connecting multiple dedicated high-speed ADCs to the same analog input, see Table Affected Silicon Revisions.

# TABLE 4: INTERLEAVED ADC PERFORMANCE VDD > 2.5V

| # of Interleaved<br>ADC<br>(12-bit mode) | Minimum TAD<br>Sampling Time<br>(SAMC) | Maximum Effective Sampling Rate (in msps) |
|------------------------------------------|----------------------------------------|-------------------------------------------|
| 2                                        | 13                                     | 4.615                                     |
| 3                                        | 7                                      | 8.57                                      |
| 4                                        | 5                                      | 12                                        |
| 5                                        | 4                                      | 15                                        |
| 6                                        | 3                                      | 20                                        |

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| X          |  |  |  |  |

# 9. Module: ADC

In Differential mode, code 3072 has a DNL of +3.

# Work around

None.

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

#### 10. Module: ADC

ADC input AN26 is not functional.

#### Work around

None.

#### Affected Silicon Revisions

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

# 11. Module: ADC

Scan list conversions defined in the ADCCSS1 register will restart without finishing the current scan list and do not generate an ADCCON2<EOSRDY> end of scan interrupt status if a new trigger event from the ADCCON1<STRGSRC> trigger source occurs before the scan list completion on the shared ADC7 core.

#### Work around

Ensure that the ADCCON1<STRGSRC> trigger source repetition rate > (sample + conversion) time of the sum of all ANx inputs defined in the ADCCSS1/2 registers.

#### **Affected Silicon Revisions**

|   | <b>A1</b> |  |  |  |  |
|---|-----------|--|--|--|--|
| I | Χ         |  |  |  |  |

# 12. Module: ADC

Shared ADC7 has high Offset and Gain Error up to 38 Lsb in ADC7 Scan mode as defined in the ADCCSS1/2 registers.

# Work around

Increase the user defined ADCCON2<SAMC> sample time register value by (4) TAD. This will reduce the ADC7 throughput that the user must consider, but it will reduce the gain and offset to less than 4 Lsb in 12-bit mode.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

# 13. Module: Op amp

Enabling the op amp output enable bit, CMxCON<OAO>=1, disables the respective comparators output pin function, CxOUT, on a different pin entirely if it was enabled CMxCON<COE>, but the comparator output status bit is still functional.

#### Work around

None. The same op amp/comparator outputs cannot be enabled simultaneously.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 14. Module: Op amp

When the CMxCON<AMPMOD>=1, the op amp is enabled, the op amp output pin is active regardless of the state of the CMxCON<OAO> op amp output pin enable.

#### Work around

If the user does not want the op amp output pin to be active, do not enable the op amp until required.

# **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 15. Module: Op amp

Op amp when used in 1x unity gain buffer mode, op amp continues to function despite being disabled, AMPMOD = 0.

# Work around

None.

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 16. Module: Op amp

Op amps in unity gain mode (i.e. CFGCON2<ENPGAx>=1) are non functional.

#### Work around

Do not use op amp unity gain mode or use external 8x resistor signal attenuation network to op amp input and then use op amp with 8x gain for net 1x signal gain.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| X          |  |  |  |  |

# 17. Module: Op amp

Op amp minimum PSRR electrical spec is -39db versus -75db typical.

# Work around

None.

#### **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

# 18. Module: Op amp

Op amps do not meet common mode voltage range specification between 0.4V-0.9V, where CMRR is reduced to < 28db.

#### Work around

None.

### **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Х          |  |  |  |  |

# 19. Module: Op amp

Op amps CMRR is <28db at input common mode voltages between 0.4V-0.9V, which is less than the electrical specification of 70db min.

#### Work around

None.

#### Affected Silicon Revisions

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 20. Module: Op amp

Op amps do not meet the typical gain margin specification of 20, but are instead 15.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

# 21. Module: DAC

DACs when sourcing IOUT(MAX) = -1.5mA, do not meet INL  $\pm 4$ Lsb specification when AVDD<3.0V. and Ta>85oC.

# Work around

Do not use DACs to source > -0.75mA at 2.6V<AVDD < 3.0V.

#### **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Х          |  |  |  |  |

#### 22. Module: DAC

DACs do not meet DNL -1Lsb min specification when AVDD<3.0V. Worst case is -1.5Lsb at 2.2V.

# Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Х          |  |  |  |  |

#### 23. Module: Timer1

Timer1 in asynchronous external counter mode, (i.e., T1CON<TCS>=1, T1CON<TSYNC>=0, and T1CON<TECS>0b01) does not reflect the first count from an external ext T1CK input.

### Work around

None.

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 24. Module: Timer1

The TMR1 register of Timer1 in Asynchronous mode, (i.e., T1CON<TCS>=1, T1CON<TSYNC>=0, and T1CON<TECS>0b01), remains at initial set value for 5 external clock pulses after wake up from Sleep mode

### Work around

None.

# **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 25. Module: Timer1

Back-to-back writes to the TMR1 register are not allowed for (4) PBCLK2 cycles.

# Work around

Wait for (4) PBCLK2 cycles before attempting a second write to the TMR1 register.

#### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 26. Module: I/O

If the I/O function is configured for RTCC alarm output driver, it does not return to default/Reset input high–Z state on wakeup from deep sleep through MCLR.

# Work around

None.

# **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 27. Module: Deep Sleep

Deep-Sleep mode is non functional.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 28. Module: RCON

RCON register status bits VBPOR, PORIO, PORCORE, and VBAT are inconsistent and cannot be used.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 29. Module: Sleep

If the PB5DIV<ON> = 0, and PBCLK5 is disabled, there is a 3mA increase in sleep IPD current.

#### Work around

Do not disable PBCLK5 before entering Sleep mode.

#### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 30. Module: Sleep

There is a 170 uA increase in sleep IPD current if USB pins D+ and D- are unused and left floating.

# Work around

Add 50k pull-downs on D+ and D-, and tie Vusb3v3 to Vdd.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 31. Module: PMP

PMP input buffer full flag IB0F and out buffer underflow OBUF are set as soon as PMP is turned ON in Slave mode, when TTLEN = 1.

# Work around

After PMP initial initialization complete, and before PMP and interrupts are enabled, clear these bits in user software.

| A1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 32. Module: PMP

CS is de-asserting before RD in Slave mode. Slave mode is de-featured.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

# 33. Module: CTMU

Edge Sequencing mode (EDGSEQEN(CTMUCON<2>)) and Edge mode are not functional.

#### Work around

Use level modes.

# **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

### 34. Module: CTMU

When the TGEN bit is set, manual current sourcing (i.e., setting the EDG1STAT bit) from CTMU is not possible.

# Work around

None.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 35. Module: ICAP

Debug breakpoints are not supported when using Input Capture with DMA.

# Work around

None.

### **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

#### 36. Module: PWM

Leading edge blanking in XPRES mode, PWMCONx<XPRES>=1, is not functional.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| X          |  |  |  |  |

# 37. Module: PWM

The PWM module does not relinquish control of the PWM pins even if they are not enabled, (i.e., IOCONx<PENH> = 0 and IOCON<PENL> = 0).

# Work around

Disable corresponding unused user PWM channels by setting the appropriate PMD4<PWMxMD> = 1.

### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 38. Module: PWM

Leading edge LEB trigger is not applied at correct time if dead time is enabled. The trigger is applied before the dead time when it should be applied after the dead time to coincide with the actual dead time delayed PWM signal transition.

# Work around

Make leading LEB time (LEBDLYx<LEB[11:0]>) equal to desired LEB time plus respective dead time value.

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 39. Module: PWM

Multiple PWM Interrupts occur for single TRGIF, PWMLIF and PWMHIF interrupt events. The ISR is re-executed multiple times if the PWM prescalar (i.e., PTCON<PCLKDIV> or STCON< SCLKDIV>) is greater than 5.

#### Work around

Insure PTCON<PCLKDIV> and STCON< SCLKDIV> is less than 5.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Х          |  |  |  |  |

# 40. Module: UART

UART transmit UxSTA<UTXISEL> = 0b00, interrupt is generated and asserted while the transmit buffer contains at least one empty space and the UART receiver UxSTA<URXISEL> = 0b00, interrupt flag bit is asserted while receive buffer is not empty is non functional.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| Χ          |  |  |  |  |

#### 41. Module: UART

UART transmit UxSTA<UTXISEL> = 0b01 Interrupt is generated but does not remain asserted when all the characters have been transmitted, i.e., once the IFS bit is cleared by the user, it does not remain asserted even while all characters have been transmitted. This behavior compounded with finite interrupt latency can create a race condition amongst subsequent TX interrupts.

#### Work around

To avoid the race condition, clear the UARTx IFS flag before writing a new value to TX Buffer, UxTXREG, in the ISR.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 42. Module: UART

UART transmit UxSTA<UTXISEL> = 0b10 Interrupt is generated but does not remain asserted while the transmit buffer is empty, i.e., once the IFS bit is cleared by the user, it does not remain asserted even while transmit buffer is empty. This behavior compounded with finite interrupt latency can create a race condition amongst subsequent TX interrupts.

#### Work around

To avoid the race condition, clear the UARTx IFS flag before writing a new value to TX Buffer, UxTXREG, in the ISR.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 43. Module: UART

UART Receive UxSTA<URXISEL> = 0b01 interrupt flag bit is asserted only when receive buffer = ½ full and not when receive buffer > ½ full.

#### Work around

Before exiting the UART Rx ISR, ensure all the contents of RX Buffer have been read by reading the contents of RX Buffer in the ISR until UxSTA<URXDA> bit is cleared.

### **Affected Silicon Revisions**

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

#### 44. Module: UART

UART receive UxSTA<URXISEL> = 0b10 interrupt flag bit is asserted only when receive buffer = \( \frac{9}{2} \) full and not when receive buffer > \( \frac{9}{2} \) full.

#### Work around

Before exiting the UART Rx ISR, ensure all the contents of RX Buffer have been read by reading the contents of RX Buffer in the ISR until UxSTA<URXDA> bit is cleared.

| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# 45. Module: Temperature Sensor

Band gap Temperature Sensor is not functional.

#### Work around

None.

#### Affected Silicon Revisions

| A1 |  |  |  |  |
|----|--|--|--|--|
| Х  |  |  |  |  |

# 46. Module: CAN

CAN CxINT<WAKIF> (wake interrupt flag) bit is set even when the CAN module is disabled.

#### Work around

During CAN initialization, before enabling the CAN peripheral, clear the CAN CxINT<WAKIF> bit in user code.

#### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 47. Module: DMT

The DMT module does not cause an NMI on a BAD1, BAD2, or DMTEVENT.

### Work around

None.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 48. Module: WDT

Multiple valid key writes can be performed outside the WDT window before a Reset occurs instead of the required single write.

### Work around

None.

# **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

### 49. Module: ICSP

Regardless of other functions shared on the TDO pin, the TDO function becomes an active output and toggles while programming on any ICSP PGECx/PGEDx pair.

#### Work around

None.

# **Affected Silicon Revisions**

| <b>A</b> 1 |  |  |  |  |
|------------|--|--|--|--|
| X          |  |  |  |  |

# 50. Module: VIH

VIH(MIN) does not meet the electrical specification of (0.65\*VDD), but is instead VIH(MIN)=(0.8\*VDD).

#### Work around

Although VIH is greater than VOH(MIN)=2.4v, VOH(MIN) is a function of IOH(MAX). If the application does not load the VIH input source signal by more than IOH(MAX) by 50%, there should be no issues.

#### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

# 51. Module: Cache

Data Bus Error Exception can occur when prefetch cache is enabled, CHECON<PREFEN>=0b01.

# Work around

Users must ensure predictive pre-fetch cache is disabled, CHECON<PREFEN>=0b00.

#### **Affected Silicon Revisions**

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

### 52. Module: BOR

On a BOR event when DEVCFG2<BORSEL> = 0, RCON<POR> status may also be erroneously set.

#### Work around

None.

| <b>A1</b> |  |  |  |  |
|-----------|--|--|--|--|
| Χ         |  |  |  |  |

#### 53. Module: BOR

On a BOR event, VPOR<VDD<VBOR, a reset is not generated when the BOR threshold is reached. System clocks will stop with all I/O pins function frozen in their present state until either VDD falls to VPOR or VDD returns to above VBOR. The user must assess if this VDD brownout condition and the resulting frozen I/O pin state has an adverse effect on their application (UART, PWM, I/O, OC, etc.,)

#### Work around 1

Use an external Reset supervisor/monitor, see Table 5. Some LDO regulators, as listed below, have an embedded reset supervisor included. The required minimum reset trip voltage of the supervisor should be at least (VBOR+0.5v) with DEVCFG0<SMCLR>=0 and DEVCFG2< BORSEL>=1 in the configuration words. This means that the minimum VDD operating voltage of the application needs to be above the reset supervisor maximum trip voltage at [Reset Trip (max) + 0.2v], (i.e. Application VDD(MIN) =  $\sim$ (VBOR+0.5v+0.2v). The reset supervisor should have an open drain output so as not to interfere with the MPLAB programming/debug tools. This workaround assures that MCLR will generate an internal POR and reset the I/O pins before the VBOR trip point.

Note: For motor control applications utilizing the PWM module, only Work around 1 is recommended.

# Work around 2

If the application can sustain frozen I/O states for ~2.1ms (UART, CAN, I/O, etc.,), then the application must enable Deep Sleep Watchdog Timer and Clock Fail Monitor, based on the details provided in Table 5 and Table 6. If implemented correctly, after ~2.1ms, a valid internal reset state is entered and the I/O pins are set to the device default reset state.

TABLE 5: RESET SUPERVISOR / VOLTAGE MONITOR

| Part#          | Reset Trip | CPU MCLR Source        |
|----------------|------------|------------------------|
| MIC803-26D2VC3 | 2.63v      | Reset pin (Open Drain) |

TABLE 6: LDOS WITH EMBEDDED RESET SUPERVISOR

| Part#            | Topology | VIN(MAX) | Vout  | lout   | Reset Trip | CPU MCLR Source         |
|------------------|----------|----------|-------|--------|------------|-------------------------|
| MIC5239-3.3YM    | LDO      | 30V      | 3.3V  | 500mA  | 3.3V-5%    | FLG pin (Open Drain)    |
| MIC5239-3.3YMM   | LDO      | 30 V     | 3.5 v | Joonna | 3.3 V-3 /0 | red pili (Opeli Diaili) |
| MCP1725-3302E/MC | LDO      | 6V       | 3.3V  | 500mA  | 3.3V-10%   | PWRGD pin (Open Drain)  |
| MCP1727-3302E/MF | LDO      | 6V       | 3.3V  | 1500mA | 3.3V-10%   | PWRGD pin (Open Drain)  |

FIGURE 2: RESET SUPERVISOR CIRCUIT



| A1 |  |  |  |  |
|----|--|--|--|--|
| Χ  |  |  |  |  |

# **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS60001402**D**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

No issues to report.

# APPENDIX A: REVISION HISTORY

Rev A Document (3/2017)

Added silicon issues 1. (Primary Oscillator), 2. (Secondary Oscillator), 3. (Clocks), 4. (FSCM), 5. (VBAT), 6. (VBAT), 7. (ADC), 8. (ADC), 9. (ADC), 10. (ADC), 11. (ADC), 12. (ADC), 13. (Op-Amp), 14. (Op-Amp), 15. (Op-Amp), 16. (Op-Amp), 17. (Op-Amp), 18. (Op-Amp), 19. (Op-Amp), 20. (Op-Amp), 21. (DAC), 22. (DAC), 23. (Timer1), 24. (Timer1), 25. (Timer1), 26. (I/O), 27. (Deep Sleep), 28. (RCON), 29. (Sleep), 30. (Sleep), 31. (PMP), 32. (PMP), 33. (CTMU), 34. (CTMU), 35. (ICAP), 36. (PWM), 37. (PWM), 38. (PWM), 39. (PWM), 40. (UART), 41. (UART), 42. (UART), 43. (UART), 44. (UART), 45. (Temperature Sensor), 46. (CAN), 47. (DMT), 48. (WDT), 49. (ICSP), 50. (VIH), 51. (Cache), 52. (BOR), 53. (BOR).

# PICM2MK GP/MC FAMILY

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV == ISO/TS 16949 ==

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1548-0



# **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi. MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

Tel: 408-436-4270 Canada - Toronto

Tel: 905-695-1980 Fax: 905-695-2078

### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

Fax: 86-571-8792-8116

China - Hong Kong SAR
Tol: 852-2043-5100

Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai Tel: 86-21-3326-8000

Fax: 86-21-3326-8021
China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160

Fax: 81-6-6152-9310 Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200

Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065

Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo

Tel: 358-9-4520-820

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

France - Saint Cloud

Tel: 33-1-30-60-70-00

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe

Tel: 49-721-625370 Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan

Tel: 39-0331-742611

Tel: 39-03 80000737A

Fax: 39-0331-466781

Italy - Padova

Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90

Fax: 34-91-708-08-91

Sweden - Gothenberg

Tel: 46-31-704-60-40 **Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

11/7/16