## PIC18F1220/1320 Data Sheet 18/20/28-Pin High-Performance, Enhanced Flash Microcontrollers with 10-bit A/D and nanoWatt Technology #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2004, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## PIC18F1220/1320 # 18/20/28-Pin High-Performance, Enhanced Flash MCUs with 10-bit A/D and nanoWatt Technology #### Low-Power Features: - · Power Managed modes: - Run: CPU on, peripherals on - Idle: CPU off, peripherals on - Sleep: CPU off, peripherals off - Power Consumption modes: - PRI\_RUN: 150 μA, 1 MHz, 2V - PRI\_IDLE: 37 μA, 1 MHz, 2V - SEC\_RUN: 14 $\mu$ A, 32 kHz, 2V - SEC\_IDLE: 5.8 μA, 32 kHz, 2V - RC\_RUN: 110 μA, 1 MHz, 2V - RC\_IDLE: 52 μA, 1 MHz, 2V - Sleep: 0.1 μA, 1 MHz, 2V - Timer1 Oscillator: 1.1 μA, 32 kHz, 2V - Watchdog Timer: 2.1 μA - · Two-Speed Oscillator Start-up #### Oscillators: - · Four Crystal modes: - LP, XT, HS: up to 25 MHz - HSPLL: 4-10 MHz (16-40 MHz internal) - · Two External RC modes, up to 4 MHz - Two External Clock modes, up to 40 MHz - Internal oscillator block: - 8 user-selectable frequencies: 31 kHz, 125 kHz, 250 kHz, 500 kHz, 1 MHz, 2 MHz, 4 MHz, 8 MHz - 125 kHz to 8 MHz calibrated to 1% - Two modes select one or two I/O pins - OSCTUNE Allows user to shift frequency - Secondary oscillator using Timer1 @ 32 kHz - · Fail-Safe Clock Monitor - Allows for safe shutdown if peripheral clock stops #### **Peripheral Highlights:** - High current sink/source 25 mA/25 mA - Three external interrupts - Enhanced Capture/Compare/PWM (ECCP) module: - One, two or four PWM outputs - Selectable polarity - Programmable dead time - Auto-Shutdown and Auto-Restart - Capture is 16-bit, max resolution 6.25 ns (Tcy/16) - Compare is 16-bit, max resolution 100 ns (Tcy) - Compatible 10-bit, up to 13-channel Analog-to-Digital Converter module (A/D) with programmable acquisition time - Enhanced USART module: - Supports RS-485, RS-232 and LIN 1.2 - Auto-Wake-up on Start bit - Auto-Baud Detect #### **Special Microcontroller Features:** - 100,000 erase/write cycle Enhanced Flash program memory typical - 1,000,000 erase/write cycle Data EEPROM memory typical - Flash/Data EEPROM Retention: > 40 years - Self-programmable under software control - · Priority levels for interrupts - 8 x 8 Single-Cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 41 ms to 131s - 2% stability over VDD and Temperature - Single-supply 5V In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins - In-Circuit Debug (ICD) via two pins - Wide operating voltage range: 2.0V to 5.5V | | Program Memory | | Data Memory | | | 40 bit | ECCD | | Timers | |------------|------------------|-------------------------------|-----------------|-------------------|-----|--------------------|---------------|--------|----------| | Device | Flash<br>(bytes) | # Single-Word<br>Instructions | SRAM<br>(bytes) | EEPROM<br>(bytes) | I/O | 10-bit<br>A/D (ch) | ECCP<br>(PWM) | EUSART | 8/16-bit | | PIC18F1220 | 4K | 2048 | 256 | 256 | 16 | 7 | 1 | Y | 1/3 | | PIC18F1320 | 8K | 4096 | 256 | 256 | 16 | 7 | 1 | Υ | 1/3 | #### **Pin Diagrams** ## PIC18F1220/1320 ## 1.3 Details on Individual Family Members Devices in the PIC18F1220/1320 family are available in 18-pin, 20-pin and 28-pin packages. A block diagram for this device family is shown in Figure 1-1. The devices are differentiated from each other only in the amount of on-chip Flash program memory (4 Kbytes for the PIC18F1220 device, 8 Kbytes for the PIC18F1320 device). These and other features are summarized in Table 1-1. A block diagram of the PIC18F1220/1320 device architecture is provided in Figure 1-1. The pinouts for this device family are listed in Table 1-2. TABLE 1-1: DEVICE FEATURES | Features | PIC18F1220 | PIC18F1320 | | | |--------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--| | Operating Frequency | DC – 40 MHz | DC – 40 MHz | | | | Program Memory (Bytes) | 4096 | 8192 | | | | Program Memory (Instructions) | 2048 | 4096 | | | | Data Memory (Bytes) | 256 | 256 | | | | Data EEPROM Memory (Bytes) | 256 | 256 | | | | Interrupt Sources | 15 | 15 | | | | I/O Ports | Ports A, B | Ports A, B | | | | Timers | 4 | 4 | | | | Enhanced Capture/Compare/PWM Modules | 1 | 1 | | | | Serial Communications | Enhanced USART | Enhanced USART | | | | 10-bit Analog-to-Digital Module | 7 input channels | 7 input channels | | | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | POR, BOR, RESET Instruction, Stack Full, Stack Underflow (PWRT, OST), MCLR (optional), WDT | | | | Programmable Low-Voltage Detect | Yes | Yes | | | | Programmable Brown-out Reset | Yes | Yes | | | | Instruction Set | 75 Instructions | 75 Instructions | | | | Packages | 18-pin SDIP<br>18-pin SOIC<br>20-pin SSOP<br>28-pin QFN | 18-pin SDIP<br>18-pin SOIC<br>20-pin SSOP<br>28-pin QFN | | | © 2004 Microchip Technology Inc. ## PIC18F1220/1320 TABLE 1-2: PIC18F1220/1320 PINOUT I/O DESCRIPTIONS | | Pin Number | | | Б. | | | | | |---------------------------|---------------|------|-----|----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | PDIP/<br>SOIC | SSOP | QFN | Pin<br>Type | Buffer<br>Type | Description | | | | MCLR/VPP/RA5<br>MCLR | 4 | 4 | 1 | I | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. | | | | V <sub>PP</sub><br>RA5 | | | | P<br>I | —<br>ST | Programming voltage input. Digital input. | | | | OSC1/CLKI/RA7<br>OSC1 | 16 | 18 | 21 | ı | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode, CMOS otherwise. | | | | CLKI | | | | I | CMOS | External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, OSC2/CLKO pins.) | | | | RA7 | | | | I/O | ST | General purpose I/O pin. | | | | OSC2/CLKO/RA6<br>OSC2 | 15 | 17 | 20 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | | | CLKO | | | | 0 | _ | In RC, EC and INTRC modes, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes instruction cycle rate. | | | | RA6 | | | | I/O | ST | General purpose I/O pin. | | | | | | | | | | PORTA is a bidirectional I/O port. | | | | RA0/AN0<br>RA0<br>AN0 | 1 | 1 | 26 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 0. | | | | RA1/AN1/LVDIN | 2 | 2 | 27 | | | | | | | RA1<br>AN1<br>LVDIN | | | | I/O<br>I<br>I | ST<br>Analog<br>Analog | Digital I/O. Analog input 1. Low-Voltage Detect input. | | | | RA2/AN2/VREF- | 6 | 7 | 7 | I/O | ST | | | | | RA2<br>AN2<br>VREF- | | | | 1/O<br> <br> | Analog<br>Analog | Digital I/O. Analog input 2. A/D reference voltage (low) input. | | | | RA3/AN3/VREF+<br>RA3 | 7 | 8 | 8 | I/O | ST | Digital I/O. | | | | AN3<br>VREF+ | | | | l<br>I | Analog<br>Analog | Analog input 3. A/D reference voltage (high) input. | | | | RA4/T0CKI<br>RA4<br>T0CKI | 3 | 3 | 28 | I/O<br>I | ST/OD<br>ST | Digital I/O. Open-drain when configured as output. Timer0 external clock input. | | | | RA5 | | | | | | See the MCLR/VPP/RA5 pin. | | | | RA6 | | | | | | See the OSC2/CLKO/RA6 pin. | | | | RA7 | | | | | | See the OSC1/CLKI/RA7 pin. | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-drain (no P diode to VDD) CMOS = CMOS compatible input or output I = Input P = Power TABLE 1-2: PIC18F1220/1320 PINOUT I/O DESCRIPTIONS (CONTINUED) | | Pin Number | | | D | D (( | | | | |-----------------------------------------------------------------------------------------------------------------|---------------|--------|--------|------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | PDIP/<br>SOIC | SSOP | QFN | Pin<br>Type | Buffer<br>Type | Description | | | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | | | RB0/AN4/INT0<br>RB0<br>AN4<br>INT0 | 8 | 9 | 9 | I/O<br>I<br>I | TTL<br>Analog<br>ST | Digital I/O.<br>Analog input 4.<br>External interrupt 0. | | | | RB1/AN5/TX/CK/INT1<br>RB1<br>AN5<br>TX<br>CK<br>INT1 | 9 | 10 | 10 | I/O<br> <br> O<br> /O<br> | TTL<br>Analog<br>—<br>ST<br>ST | Digital I/O. Analog input 5. EUSART asynchronous transmit. EUSART synchronous clock (see related RX/DT). External interrupt 1. | | | | RB2/P1B/INT2<br>RB2<br>P1B<br>INT2 | 17 | 19 | 23 | I/O<br>O<br>I | TTL<br>—<br>ST | Digital I/O. Enhanced CCP1/PWM output. External interrupt 2. | | | | RB3/CCP1/P1A<br>RB3<br>CCP1<br>P1A | 18 | 20 | 24 | I/O<br>I/O<br>O | TTL<br>ST<br>— | Digital I/O. Capture 1 input/Compare 1 output/PWM 1 output. Enhanced CCP1/PWM output. | | | | RB4/AN6/RX/DT/KBI0<br>RB4<br>AN6<br>RX<br>DT<br>KBI0 | 10 | 11 | 12 | I/O<br> <br> <br> <br> <br> /O<br> | TTL<br>Analog<br>ST<br>ST<br>TTL | Digital I/O. Analog input 6. EUSART asynchronous receive. EUSART synchronous data (see related TX/CK). Interrupt-on-change pin. | | | | RB5/PGM/KBI1<br>RB5<br>PGM<br>KBI1 | 11 | 12 | 13 | I/O<br>I/O<br>I | TTL<br>ST<br>TTL | Digital I/O.<br>Low-Voltage ICSP Programming enable pin.<br>Interrupt-on-change pin. | | | | RB6/PGC/T10S0/<br>T13CKI/P1C/KBI2<br>RB6<br>PGC<br>T10S0<br>T13CKI<br>P1C<br>KBI2<br>RB7/PGD/T10SI/<br>P1D/KBI3 | 12 | 13 | 15 | I/O<br>I/O<br>O<br>I<br>O<br>I | TTL<br>ST<br>—<br>ST<br>—<br>TTL | Digital I/O. In-Circuit Debugger and ICSP programming clock pin. Timer1 oscillator output. Timer1/Timer3 external clock output. Enhanced CCP1/PWM output. Interrupt-on-change pin. | | | | RB7<br>PGD<br>T1OSI<br>P1D<br>KBI3 | | | | I/O<br>I/O<br>I<br>O<br>I | TTL<br>ST<br>CMOS<br>—<br>TTL | Digital I/O. In-Circuit Debugger and ICSP programming data pin. Timer1 oscillator input. Enhanced CCP1/PWM output. Interrupt-on-change pin. | | | | Vss | 5 | 5, 6 | 3, 5 | Р | _ | Ground reference for logic and I/O pins. | | | | VDD | 14 | 15, 16 | 17, 19 | Р | _ | Positive supply for logic and I/O pins. | | | | NC | _ | _ | 18 | | _ | No connect. | | | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels O = Output OD = Open-drain (no P diode to VDD) CMOS = CMOS compatible input or output I = Input P = Power