











#### OPA277, OPA2277, OPA4277

SBOS079B - MARCH 1999 - REVISED JUNE 2015

# **OPAx277 High Precision Operational Amplifiers**

#### **Features**

Ultralow Offset Voltage: 10 µV Ultralow Drift: ±0.1 µV/°C High Open-Loop Gain: 134 dB

High Common-Mode Rejection: 140 dB High Power Supply Rejection: 130 dB

Low Bias Current: 1-nA maximum Wide Supply Range: ±2 V to ±18 V

Low Quiescent Current: 800 µA/amplifier

Single, Dual, and Quad Versions

Replaces OP-07, OP-77, and OP-177

# **Applications**

**Transducer Amplifiers** 

**Bridge Amplifiers** 

**Temperature Measurements** 

Strain Gage Amplifiers

**Precision Integrators** 

**Battery-Powered Instruments** 

Test Equipment

# 3 Description

The OPAx277 series precision operational amplifiers replace the industry standard OP-177. They offer improved noise, wider output voltage swing, and are twice as fast with half the quiescent current. Features include ultralow offset voltage and drift, low bias current, high common-mode rejection, and high power supply rejection. Single, dual, and quad versions have identical specifications, for maximum design flexibility.

OPAx277 series operational amplifiers operate from ±2-V to ±18-V supplies with excellent performance. Unlike most operational amplifiers which are specified at only one supply voltage, the OPAx277 series is specified for real-world applications; a single limit applies over the ±5-V to ±15-V supply range. High performance is maintained as the amplifiers swing to their specified limits. Because the initial offset voltage (±20 µV maximum) is so low, user adjustment is usually not required. However, the single version (OPA277) provides external trim pins for special applications.

OPA277 operational amplifiers are easy to use and free from phase inversion and the overload problems found in some other operational amplifiers. They are stable in unity gain and provide excellent dynamic behavior over a wide range of load conditions. Dual and quad versions feature completely independent circuitry for lowest crosstalk and freedom from interaction, even when overdriven or overloaded.

# **Device Information**(1)

| PART NUMBER       | PACKAGE   | BODY SIZE (NOM)    |
|-------------------|-----------|--------------------|
| OPA277<br>OPA2277 | VSON (8)  | 4.00 mm × 4.00 mm  |
|                   | SOIC (8)  | 3.91 mm × 4.90 mm  |
|                   | PDIP (8)  | 6.35 mm × 9.81 mm  |
| OPA4277           | SOIC (14) | 3.91 mm × 8.65 mm  |
| UPA4211           | PDIP (14) | 6.35 mm × 19.30 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### 0.1 Hz to 10 Hz Noise





# **Table of Contents**

| 1 | Features 1                                             | 7.3 Feature Description                 |
|---|--------------------------------------------------------|-----------------------------------------|
| 2 | Applications 1                                         | 7.4 Device Functional Modes19           |
| 3 | Description 1                                          | 8 Application and Implementation 20     |
| 4 | Revision History2                                      | 8.1 Application Information             |
| 5 | Pin Configuration and Functions                        | 8.2 Typical Applications20              |
| 6 | Specifications6                                        | 9 Power Supply Recommendations 22       |
| • | 6.1 Absolute Maximum Ratings                           | 10 Layout 22                            |
|   | 6.2 ESD Ratings                                        | 10.1 Layout Guidelines 22               |
|   | 6.3 Recommended Operating Conditions                   | 10.2 Layout Example23                   |
|   | 6.4 Thermal Information for OPA277                     | 10.3 DFN Package24                      |
|   | 6.5 Thermal Information for OPA2277                    | 11 Device and Documentation Support 25  |
|   | 6.6 Thermal Information for OPA4277                    | 11.1 Device Support                     |
|   | 6.7 Electrical Characteristics for OPAx277P, OPAx277U, | 11.2 Documentation Support              |
|   | and OPAx277xA7                                         | 11.3 Community Resources                |
|   | 6.8 Electrical Characteristics for OPAx277AIDRM 9      | 11.4 Trademarks                         |
|   | 6.9 Typical Characteristics                            | 11.5 Electrostatic Discharge Caution    |
| 7 | Detailed Description 16                                | 11.6 Glossary                           |
|   | 7.1 Overview                                           | 12 Mechanical, Packaging, and Orderable |
|   | 7.2 Functional Block Diagram 16                        | Information 26                          |
|   |                                                        |                                         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision A (April 2005) to Revision B

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



# 5 Pin Configuration and Functions

#### OPA277 P and D Packages 8-Pin PDIP and SOIC Top View



#### OPA277 DRM Package 8-Pin VSON Top View



## **Pin Functions: OPA277**

| PIN |             | 1/0 | DESCRIPTION                                            |  |
|-----|-------------|-----|--------------------------------------------------------|--|
| NO. | NAME        | 1/0 | DESCRIPTION                                            |  |
| 1   | Offset Trim | I   | Input offset voltage trim (leave floating if not used) |  |
| 2   | –ln         | I   | Inverting input                                        |  |
| 3   | +In         | I   | Noninverting input                                     |  |
| 4   | V-          | _   | Negative (lowest) power supply                         |  |
| 5   | NC          | _   | No internal connection (can be left floating)          |  |
| 6   | Output      | 0   | Output                                                 |  |
| 7   | V+          | _   | Positive (highest) power supply                        |  |
| 8   | Offset Trim | _   | Input offset voltage trim (leave floating if not used) |  |

Copyright © 1999–2015, Texas Instruments Incorporated



#### OPA2277 P and D Packages 8-Pin PDIP and SOIC Top View



#### OPA2277 DRM Package 8-Pin VSON Top View



#### **Pin Functions: OPA2277**

|       | PIN               |         |     |                                 |  |
|-------|-------------------|---------|-----|---------------------------------|--|
| NAME  | PDIP,<br>SOIC NO. | DFN NO. | 1/0 | DESCRIPTION                     |  |
| Out A | 1                 | 1       | 0   | Output channel A                |  |
| –In A | 2                 | 2       | I   | Inverting input channel A       |  |
| +In A | 3                 | 3       | I   | Noninverting input channel A    |  |
| V-    | 4                 | 4       |     | Negative (lowest) power supply  |  |
| +In B | 5                 | 5       | I   | Noninverting input channel B    |  |
| –In B | 6                 | 6       | I   | Inverting input channel B       |  |
| Out B | 7                 | 8       | 0   | Output channel B                |  |
| V+    | 8                 | 7       | _   | Positive (highest) power supply |  |



### OPA4277 P and D Packages 14 Pins PDIP and SOIC Top View



# **Pin Functions: OPA4277**

|     | PIN   |     |                                 |  |
|-----|-------|-----|---------------------------------|--|
| NO. | NAME  | 1/0 | DESCRIPTION                     |  |
| 1   | Out A | 0   | Output channel A                |  |
| 2   | −In A | 1   | Inverting input channel A       |  |
| 3   | +In A | I   | Noninverting input channel A    |  |
| 4   | V+    | _   | Positive (highest) power supply |  |
| 5   | +In B | I   | Noninverting input channel B    |  |
| 6   | –In B | I   | Inverting input channel B       |  |
| 7   | Out B | 0   | Output channel B                |  |
| 8   | Out C | 0   | Output channel C                |  |
| 9   | –In C | I   | Inverting input channel C       |  |
| 10  | +In C | I   | Noninverting input channel C    |  |
| 11  | V-    | _   | Negative (lowest) power supply  |  |
| 12  | +In D | 1   | Noninverting input channel D    |  |
| 13  | –In D | I   | Inverting input channel D       |  |
| 14  | Out D | 0   | Output channel D                |  |



# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       | MIN       | MAX       | UNIT |
|---------------------------------------|-----------|-----------|------|
| Supply voltage, $Vs = (V+) - (V-)$    |           | 36        | V    |
| Input voltage                         | (V-) -0.7 | (V+) +0.7 | V    |
| Output short-circuit (2)              | Co        | ntinuous  |      |
| Operating temperature                 | -55       | 125       | °C   |
| Junction temperature                  |           | 150       | °C   |
| Lead temperature                      |           | 300       | °C   |
| Storage temperature, T <sub>stg</sub> | -55       | 125       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Short-circuit to ground, one amplifier per package.

# 6.2 ESD Ratings

|             |                         |                                                                     | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                    | MIN    | NOM      | MAX      | UNIT |
|------------------------------------|--------|----------|----------|------|
| Supply voltage, $Vs = (V+) - (V-)$ | 4 (±2) | 30 (±15) | 36 (±18) | V    |
| Specified temperature              | -40    |          | +85      | °C   |

#### 6.4 Thermal Information for OPA277

|                      |                                              |          | OPA277   |            |      |
|----------------------|----------------------------------------------|----------|----------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | P (PDIP) | D (SOIC) | DRM (VSON) | UNIT |
|                      |                                              | 8 PINS   |          |            |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 49.2     | 110.1    | 40.7       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 39.4     | 52.2     | 41.3       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 26.4     | 52.3     | 16.7       | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 15.4     | 10.4     | 0.6        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 26.3     | 51.5     | 16.9       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _        | _        | 3.3        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Thermal Information for OPA2277

|                        |                                           |          | OPA2277  |            |      |
|------------------------|-------------------------------------------|----------|----------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>             | P (PDIP) | D (SOIC) | DRM (VSON) | UNIT |
|                        |                                           |          | 8 PINS   |            |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance    | 47.2     | 107.4    | 39.3       | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 36.0     | 45.8     | 36.9       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Copyright © 1999–2015, Texas Instruments Incorporated Product Folder Links: *OPA277 OPA2277 OPA4277* 

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# Thermal Information for OPA2277 (continued)

|                               |                                              | OPA2277                                                    |        |      |      |
|-------------------------------|----------------------------------------------|------------------------------------------------------------|--------|------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | THERMAL METRIC <sup>(1)</sup> P (PDIP) D (SOIC) DRM (VSON) |        |      |      |
|                               |                                              |                                                            | 8 PINS |      |      |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 24.4                                                       | 47.9   | 15.4 | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 13.4                                                       | 5.7    | 0.4  | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 24.3                                                       | 47.3   | 15.6 | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | _                                                          | _      | 2.2  | °C/W |

# 6.6 Thermal Information for OPA4277

|                      |                                              | ОРА      | 4277     |      |
|----------------------|----------------------------------------------|----------|----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | P (PDIP) | UNIT |
|                      |                                              | 14 F     | PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 67.0     | 66.3     | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 24.1     | 20.5     | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 22.5     | 26.8     | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 2.2      | 2.1      | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 22.1     | 26.2     | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _        | _        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.7 Electrical Characteristics for OPAx277P, OPAx277U, and OPAx277xA

At  $T_A = 25$ °C, and  $R_L = 2 k\Omega$ , unless otherwise noted

|                      | PARAMET                                     | ER                                    | TEST<br>CONDITIONS                  |     | A277P, U<br>A2277P, U |       | OP  | A277PA, UA<br>A2277PA, UA<br>A4277PA, UA | 4    | UNIT  |
|----------------------|---------------------------------------------|---------------------------------------|-------------------------------------|-----|-----------------------|-------|-----|------------------------------------------|------|-------|
|                      |                                             |                                       |                                     | MIN | TYP <sup>(1)</sup>    | MAX   | MIN | TYP (1)                                  | MAX  |       |
| OFFSET '             | VOLTAGE                                     |                                       |                                     |     |                       |       |     |                                          |      |       |
| V <sub>0S</sub>      | Input Offset Vol                            | tage                                  |                                     |     | ±10                   | ±20   |     | ±20                                      | ±50  | μV    |
|                      |                                             | OPA277P, U<br>(high-grade,<br>single) |                                     |     |                       | ±30   |     |                                          |      |       |
|                      | Input Offset<br>Voltage Over<br>Temperature | OPA2277P, U<br>(high-grade, dual)     | $T_A = -40^{\circ}\text{C to}$ 85°C |     |                       | ±50   |     |                                          |      | μV    |
|                      | remperature                                 | All PA, UA,<br>Versions               |                                     |     |                       |       |     |                                          | ±100 |       |
|                      |                                             | AIDRM Versions                        |                                     |     |                       |       |     |                                          |      |       |
|                      |                                             | OPA277P, U<br>(high-grade,<br>single) |                                     |     | ±0.1                  | ±0.15 |     |                                          |      |       |
| dV <sub>0S</sub> /dT | Input Offset<br>Voltage Drift               | OPA2277P, U<br>(high-grade, dual)     | $T_A = -40$ °C to 85°C              |     | ±0.1                  | ±0.25 |     |                                          |      | μV/°C |
|                      |                                             | All PA, UA,<br>AIDRM Versions         |                                     | ·   |                       |       |     | ±0.15                                    | ±1   |       |
|                      |                                             | vs Time                               |                                     |     | 0.2                   |       |     | See (2)                                  |      | μV/mo |
|                      | Input Offset<br>Voltage: (all               | vs Power Supply                       | V <sub>S</sub> = ±2 V to ±18 V      |     | ±0.3                  | ±0.5  |     | See (2)                                  | ±1   | \/\/  |
|                      | models)                                     | (PSRR)                                | $T_A = -40$ °C to 85°C              |     |                       | ±0.5  |     |                                          | ±1   | μV/V  |
|                      | Channel Separa                              | ation (dual, quad)                    | DC                                  |     | 0.1                   |       |     | See (2)                                  |      | μV/V  |

Product Folder Links: OPA277 OPA2277 OPA4277

<sup>(1)</sup>  $V_S = \pm 15 V$ (2) Specifications are the same as OPA277P, U.



# Electrical Characteristics for OPAx277P, OPAx277U, and OPAx277xA (continued)

At  $T_A = 25$ °C, and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted

|                 | PARAMET                | ER                     | TEST<br>CONDITIONS                                            |        | A277P, U<br>A2277P, U |        | OP/     | A277PA, U.<br>A2277PA, U<br>A4277PA, U | IA      | UNIT                   |
|-----------------|------------------------|------------------------|---------------------------------------------------------------|--------|-----------------------|--------|---------|----------------------------------------|---------|------------------------|
|                 |                        |                        |                                                               | MIN    | TYP <sup>(1)</sup>    | MAX    | MIN     | TYP (1)                                | MAX     |                        |
| INPUT BI        | AS CURRENT             |                        |                                                               |        |                       |        |         |                                        |         |                        |
|                 | Input Pigg Curro       | ent                    | $T_A = -40^{\circ}C$ to                                       |        | ±0.5                  | ±1     |         | See (2)                                | ±2.8    | nΛ                     |
| I <sub>B</sub>  | Input Bias Curre       | ent                    | 85°C                                                          |        |                       | ±2     |         |                                        | ±4      | nA                     |
| 1               | Input Offset Cur       | ront                   | $T_A = -40^{\circ}C$ to                                       |        | ±0.5                  | ±1     |         | See (2)                                | ±2.8    | nA                     |
| los             | input Onset Cur        | rent                   | 85°C                                                          |        |                       | ±2     |         |                                        | ±4      | IIA                    |
| NOISE           |                        |                        |                                                               |        |                       |        |         |                                        |         |                        |
|                 | Input Voltage No       | oise, f = 0.1 to 10 Hz |                                                               |        | 0.22                  |        |         | See (2)                                |         | $\mu V_{PP}$           |
|                 |                        | f = 10 Hz              |                                                               |        | 12                    |        |         | See (2)                                |         |                        |
| ۵               | Input Voltage          | f = 100 Hz             |                                                               |        | 8                     |        |         | See (2)                                |         | nV/√Hz                 |
| e <sub>n</sub>  | Noise Density          | f = 1 kHz              |                                                               |        | 8                     |        |         | See (2)                                |         | 117/ 1112              |
|                 |                        | f = 10 kHz             |                                                               |        | 8                     |        |         | See (2)                                |         |                        |
| i <sub>n</sub>  | Current Noise D        | ensity, f = 1 kHz      |                                                               |        | 0.2                   |        |         | See (2)                                |         | pA/√Hz                 |
| INPUT VC        | DLTAGE RANGE           |                        |                                                               |        |                       | · ·    |         |                                        | -T      |                        |
| V <sub>CM</sub> | Common-Mode            | Voltage Range          |                                                               | (V-)+2 |                       | (V+)-2 | See (2) |                                        | See (2) | V                      |
| CMRR            | Common-Mode            | Pajaction              | $V_{CM} = (V-) +2 V$<br>to $(V+) -2 V$                        | 130    | 140                   |        | 115     | See (2)                                |         | dB                     |
| OWNER           | Common-Mode            | rejection              | $T_A = -40$ °C to 85°C                                        | 128    |                       |        | 115     |                                        |         | uБ                     |
| INPUT IM        | PEDANCE                |                        |                                                               |        |                       |        |         |                                        |         |                        |
|                 | Differential           |                        |                                                               |        | 100    3              |        |         | See (2)                                |         | $M\Omega \mid\mid pF$  |
|                 | Common-Mode            |                        | $V_{CM} = (V-) +2 V$<br>to $(V+) -2 V$                        |        | 250    3              |        |         | See (2)                                |         | $G\Omega \parallel pF$ |
| OPEN-LO         | OP GAIN                |                        | ,                                                             |        |                       |        |         |                                        |         |                        |
|                 |                        |                        | $V_0 = (V-)+0.5 V$                                            |        |                       |        |         |                                        |         |                        |
|                 |                        |                        | to<br>(V+)–1.2 V,<br>R <sub>L</sub> = 10 kΩ                   |        | 140                   |        |         | See (2)                                |         |                        |
| A <sub>OL</sub> | Open-Loop Volta        | age Gain               | V <sub>O</sub> = (V–)+1.5 V                                   |        |                       |        |         |                                        |         | dB                     |
|                 |                        |                        | to<br>(V+)-1.5 V,<br>R <sub>L</sub> = 2 kΩ                    | 126    | 134                   |        | See (2) | See (2)                                |         |                        |
|                 |                        |                        | $V_O = (V-)+1.5 V$ to $(V+)-1.5 V$ ,                          | 126    |                       |        | See (2) |                                        |         | dB                     |
|                 |                        |                        | $R_L = 2 \text{ k}\Omega$ $T_A = -40^{\circ}\text{C to}$ 85°C | 120    |                       |        | 200     |                                        |         | 45                     |
| FREQUE          | NCY RESPONSE           |                        | -55 0                                                         |        |                       |        |         |                                        |         |                        |
| GBW             | Gain-Bandwidth Product |                        |                                                               |        | 1                     |        |         | See (2)                                |         | MHz                    |
| SR              | Slew Rate              | 1100001                |                                                               |        | 0.8                   |        |         | See (2)                                |         | V/µs                   |
|                 | C.O. Maio              | 0.1%                   | V <sub>S</sub> = ±15 V,                                       |        | 14                    |        |         | See (2)                                |         | ν/μο                   |
|                 | Settling Time          | 0.01%                  | G = 1,<br>10-V Step                                           |        | 16                    |        |         | See (2)                                |         | μs                     |
|                 | Overload Recov         | ery Time               | $V_{IN} \times G = V_{S}$                                     |        | 3                     |        |         | See (2)                                |         | μs                     |
| THD+N           | Total Harmonic         | Distortion + Noise     | 1 kHz, G = 1,<br>V <sub>O</sub> = 3.5 Vrms                    |        | 0.002%                |        |         | See (2)                                |         |                        |

Submit Documentation Feedback

Copyright © 1999–2015, Texas Instruments Incorporated



# Electrical Characteristics for OPAx277P, OPAx277U, and OPAx277xA (continued)

At  $T_A = 25$ °C, and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted

|                   | PARAMETER                         | TEST<br>CONDITIONS         |          | A277P, U<br>A2277P, U |          | OP<br>OP/<br>OP/ | UNIT    |         |    |
|-------------------|-----------------------------------|----------------------------|----------|-----------------------|----------|------------------|---------|---------|----|
|                   |                                   |                            | MIN      | TYP <sup>(1)</sup>    | MAX      | MIN              | TYP (1) | MAX     |    |
| OUTPUT            |                                   |                            |          |                       |          |                  |         |         |    |
|                   |                                   | $R_L = 10 \text{ k}\Omega$ | (V-)+0.5 |                       | (V+)-1.2 | See (2)          |         | See (2) |    |
|                   | Valence Output                    | $T_A = -40$ °C to +85°C    | (V-)+0.5 |                       | (V+)-1.2 |                  |         | See (2) | ., |
| Vo                | Voltage Output                    | $R_L = 2 k\Omega$          | (V-)+1.5 |                       | (V+)-1.5 | See (2)          |         | See (2) | V  |
|                   |                                   | $T_A = -40$ °C to<br>+85°C | (V-)+1.5 |                       | (V+)-1.5 | See (2)          |         | See (2) |    |
| I <sub>SC</sub>   | Short-Circuit Current             |                            |          | ±35                   |          |                  | See (2) |         | mA |
| C <sub>LOAD</sub> | Capacitive Load Drive             |                            |          | See (3)               |          |                  |         |         |    |
| Z <sub>O</sub>    | Open-loop output impedance        | f = 1 MHz                  |          | 40                    |          |                  | See (2) |         | Ω  |
| POWER S           | SUPPLY                            |                            |          |                       |          |                  |         |         |    |
| Vs                | Specified Voltage Range           |                            | ±5       |                       | ±15      | See (2)          |         | See (2) | V  |
|                   | Operating Voltage Range           |                            | ±2       |                       | ±18      | See (2)          |         | See (2) | V  |
|                   |                                   | I <sub>O</sub> = 0         |          | ±790                  | ±825     |                  | See (2) | See (2) |    |
| IQ                | Quiescent Current (per amplifier) | $T_A = -40$ °C to 85°C     |          |                       | ±900     |                  |         | See (2) | μA |
| TEMPERA           | ATURE RANGE                       | -                          |          |                       | '        |                  |         | '       |    |
|                   | Specified Range                   |                            | -40      |                       | 85       | See (2)          |         | See (2) | °C |
|                   | Operating Range                   |                            | -55      |                       | 125      | See (2)          |         | See (2) | °C |

<sup>(3)</sup> See Typical Characteristics

# 6.8 Electrical Characteristics for OPAx277AIDRM

At  $T_A = 25$ °C, and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted

|                      | PARAMETI                                 | ER.                             | TEST CONDITIONS                      | OP. |                    | UNIT |       |
|----------------------|------------------------------------------|---------------------------------|--------------------------------------|-----|--------------------|------|-------|
|                      |                                          |                                 |                                      | MIN | TYP <sup>(1)</sup> | MAX  |       |
| OFFSET V             | OLTAGE                                   |                                 |                                      |     |                    |      |       |
| V <sub>0S</sub>      | Input Offset Voltage                     |                                 |                                      |     | ±35                | ±100 | μV    |
|                      |                                          | OPA277P, U (high-grade, single) |                                      |     |                    |      |       |
|                      | Input Offset Voltage<br>Over Temperature | OPA2277P, U (high-grade, dual)  | Tade, T <sub>A</sub> = -40°C to 85°C |     |                    |      | μV    |
|                      | ·                                        | All PA, UA, Versions            |                                      |     |                    |      |       |
|                      |                                          | AIDRM Versions                  |                                      |     |                    | ±165 |       |
|                      |                                          | OPA277P, U (high-grade, single) |                                      |     |                    |      |       |
| dV <sub>0S</sub> /dT | Input Offset Voltage<br>Drift            | OPA2277P, U (high-grade, dual)  | $T_A = -40$ °C to 85°C               |     |                    |      | μV/°C |
|                      |                                          | All PA, UA, AIDRM<br>Versions   |                                      |     | ±0.15              | ±1   |       |
|                      |                                          | vs Time                         |                                      |     | See (2)            |      | μV/mo |
|                      | Input Offset Voltage: (all models)       | ve Bower Supply (DSBB)          | V <sub>S</sub> = ±2 V to ±18 V       |     | See (2)            | ±1   | \/\/  |
| (4                   | (422510)                                 | vs Power Supply (PSRR)          | T <sub>A</sub> = -40°C to 85°C       |     |                    | ±1   | μV/V  |
|                      | Channel Separation (d                    | annel Separation (dual, quad)   |                                      |     | See (2)            |      | μV/V  |

<sup>(1)</sup>  $V_S = \pm 15 \text{ V}$ (2) Specifications are the same as OPA277P, U.



# **Electrical Characteristics for OPAx277AIDRM (continued)**

At  $T_A = 25$  °C, and  $R_L = 2 \ k\Omega$ , unless otherwise noted

| •••               | PARAMETI               | ER                | TEST CONDITIONS                                                             |         | A277AIDRM<br>A2277AIDRM |            | UNIT              |
|-------------------|------------------------|-------------------|-----------------------------------------------------------------------------|---------|-------------------------|------------|-------------------|
|                   |                        |                   |                                                                             | MIN     | TYP <sup>(1)</sup>      | MAX        |                   |
| INPUT BIAS        | CURRENT                |                   |                                                                             |         |                         |            |                   |
| l <sub>Β</sub>    | Input Bias Current     |                   | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$                          |         |                         | ±2.8<br>±4 | nA                |
| I <sub>OS</sub>   | Input Offset Current   |                   | T <sub>A</sub> = -40°C to 85°C                                              |         |                         | ±2.8<br>±4 | nA                |
| NOISE             |                        |                   |                                                                             |         |                         | I          |                   |
|                   | Input Voltage Noise, f | = 0.1 to 10 Hz    |                                                                             |         | See (2)                 |            | $\mu V_{PP}$      |
|                   |                        | f = 10 Hz         |                                                                             |         | See (2)                 |            |                   |
|                   | Input Voltage Noise    | f = 100 Hz        |                                                                             |         | See (2)                 |            | N// lin           |
| e <sub>n</sub>    | Density                | f = 1 kHz         |                                                                             |         | See (2)                 |            | nV/√Hz            |
|                   |                        | f = 10 kHz        |                                                                             |         | See (2)                 |            |                   |
| i <sub>n</sub>    | Current Noise Density  | , f = 1 kHz       |                                                                             |         | See (2)                 |            | pA/√Hz            |
| INPUT VOL         | TAGE RANGE             |                   |                                                                             |         |                         | *          |                   |
| V <sub>CM</sub>   | Common-Mode Voltag     | je Range          |                                                                             | See (2) |                         | See (2)    | V                 |
| CMRR              | Common-Mode Reject     | tion              | V <sub>CM</sub> = (V-) +2 V to (V+) -2 V                                    | 115     | See (2)                 |            | dB                |
|                   |                        |                   | $T_A = -40$ °C to 85°C                                                      | 115     |                         |            |                   |
| INPUT IMPE        | EDANCE                 |                   |                                                                             |         |                         |            |                   |
|                   | Differential           |                   |                                                                             |         | See (2)                 |            | $MΩ \parallel pF$ |
|                   | Common-Mode            |                   | $V_{CM} = (V-) +2 V \text{ to}$<br>(V+) -2 V                                |         | See (2)                 |            | GΩ    pF          |
| OPEN-LOO          | P GAIN                 |                   |                                                                             |         |                         |            |                   |
| ٨                 | Open Leen Veltere C    | a in              | $V_O = (V-)+0.5 \text{ V to}$<br>(V+)-1.2  V,<br>$R_L = 10 \text{ k}\Omega$ |         | See (2)                 |            | dB                |
| A <sub>OL</sub>   | Open-Loop Voltage G    | alli              | $V_O = (V-)+1.5 \text{ V to}$<br>(V+)-1.5  V,<br>$R_L = 2 \text{ k}\Omega$  | See (2) | See (2)                 |            | αв                |
|                   |                        |                   | $V_O = (V-)+1.5 \text{ V to}$<br>(V+)-1.5  V,<br>$R_L = 2 \text{ k}\Omega$  | See (2) |                         |            | dB                |
|                   |                        |                   | $T_A = -40$ °C to 85°C                                                      |         |                         |            |                   |
| FREQUENC          | Y RESPONSE             |                   |                                                                             |         |                         |            |                   |
| GBW               | Gain-Bandwidth Produ   | ıct               |                                                                             |         | See (2)                 |            | MHz               |
| SR                | Slew Rate              |                   |                                                                             |         | See (2)                 |            | V/µs              |
|                   | Cattlin a Time         | 0.1%              | $V_S = \pm 15 \text{ V},$                                                   |         | See (2)                 |            |                   |
|                   | Settling Time          | 0.01%             | G = 1,<br>10-V Step                                                         |         | See (2)                 |            | μs                |
|                   | Overload Recovery Tir  |                   | $V_{IN} \times G = V_{S}$                                                   |         | See (2)                 |            | μs                |
| THD+N             | Total Harmonic Distort | ion + Noise       | 1 kHz, G = 1,<br>V <sub>O</sub> = 3.5 Vrms                                  |         | See (2)                 |            |                   |
| OUTPUT            |                        |                   |                                                                             |         |                         |            |                   |
|                   |                        |                   | $R_L = 10 \text{ k}\Omega$                                                  | See (2) |                         | See (2)    |                   |
| V                 | Valtage Cutant         |                   | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                         | See (2) |                         | See (2)    |                   |
| V <sub>O</sub>    | Voltage Output         | $R_L = 2 k\Omega$ | See (2)                                                                     |         | See (2)                 | V          |                   |
|                   |                        |                   | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$                         | See (2) |                         | See (2)    |                   |
| I <sub>SC</sub>   | Short-Circuit Current  |                   |                                                                             |         | See (2)                 |            | mA                |
| C <sub>LOAD</sub> | Capacitive Load Drive  |                   |                                                                             |         |                         |            |                   |
| Z <sub>O</sub>    | Open-loop output impe  | edance            | f = 1 MHz                                                                   |         | See (2)                 |            | Ω                 |

Submit Documentation Feedback

Copyright © 1999–2015, Texas Instruments Incorporated



# **Electrical Characteristics for OPAx277AIDRM (continued)**

At  $T_A = 25$ °C, and  $R_L = 2 \text{ k}\Omega$ , unless otherwise noted

|       | PARAMETER                          | TEST CONDITIONS        | OP<br>OP/ | UNIT               |         |    |
|-------|------------------------------------|------------------------|-----------|--------------------|---------|----|
|       |                                    |                        | MIN       | TYP <sup>(1)</sup> | MAX     |    |
| POWER | SUPPLY                             |                        |           |                    |         |    |
| Vs    | Specified Voltage Range            |                        | See (2)   |                    | See (2) | V  |
|       | Operating Voltage Range            |                        | See (2)   |                    | See (2) | V  |
|       | Onice and Organization and 1951 at | I <sub>O</sub> = 0     |           | See (2)            | See (2) |    |
| IQ    | Quiescent Current (per amplifier)  | $T_A = -40$ °C to 85°C |           |                    | See (2) | μΑ |
| TEMPE | RATURE RANGE                       |                        |           |                    |         |    |
|       | Specified Range                    |                        | See (2)   |                    | See (2) | °C |
|       | Operating Range                    |                        | See (2)   |                    | See (2) | °C |

# TEXAS INSTRUMENTS

### 6.9 Typical Characteristics

At  $T_A = 25$ °C,  $V_S = \pm 15$  V, and  $R_L = 2$  k $\Omega$ , unless otherwise noted.



Figure 5. Channel Separation vs Frequency

Figure 6. Total Harmonic Distortion + Noise vs Frequency



# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 15$  V, and  $R_L = 2$  k $\Omega$ , unless otherwise noted.





Figure 7. Offset Voltage Production Distribution







Figure 9. Warm-Up Offset Voltage Drift

Figure 10. A<sub>OL</sub>, CMR, PSR vs Temperature





Figure 11. Input Bias Current vs Temperature

Figure 12. Quiescent Current and Short-Circuit Current vs **Temperature** 

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A$  = 25°C,  $V_S$  = ±15 V, and  $R_L$  = 2 k $\Omega$ , unless otherwise noted.





Figure 13. Change in Input Bias Current vs Power Supply Voltage

Figure 14. Change in Input Bias Current vs Common-Mode Voltage





Figure 15. Quiescent Current vs Supply Voltage

Figure 16. Settling Time vs Closed-Loop Gain





Figure 17. Maximum Output Voltage vs Frequency

Figure 18. Output Voltage Swing vs Output Current



# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 15$  V, and  $R_L = 2$  k $\Omega$ , unless otherwise noted.





Figure 19. Small-Signal Overshoot vs Load Capacitance

Figure 20. Large-Signal Step Response G = 1,  $C_L = 1500$  pF,  $V_S = \pm 15$  V





Figure 21. Small-Signal Step Response  $G= +1, C_L = 0, V_S = \pm 15 V$ 

Figure 22. Small-Signal Step Response G=1,  $C_L=1500$  pF,  $V_S=\pm15$  V



Figure 23. Open-Loop Output Impedance  $V_S = \pm 15 \text{ V}$ 

# 7 Detailed Description

#### 7.1 Overview

The OPAx277 series precision operational amplifiers replace the industry standard OP-177. They offer improved noise, wider output voltage swing, and are twice as fast with half the quiescent current. Features include ultralow offset voltage and drift, low bias current, high common-mode rejection, and high power supply rejection. Single, dual, and quad versions have identical specifications, for maximum design flexibility.

#### 7.2 Functional Block Diagram



### 7.3 Feature Description

The OPAx277 series is unity-gain stable and free from unexpected output phase reversal, making it easy to use in a wide range of applications. Applications with noisy or high-impedance power supplies may require decoupling capacitors close to the device pins. In most cases 0.1-µF capacitors are adequate.

The OPAx277 series has low offset voltage and drift. To achieve highest performance, the circuit layout and mechanical conditions should be optimized. Offset voltage and drift can be degraded by small thermoelectric potentials at the operational amplifier inputs. Connections of dissimilar metals generate thermal potential, which can degrade the ultimate performance of the OPAx277 series. These thermal potentials can be made to cancel by assuring that they are equal in both input terminals.

- Keep the thermal mass of the connections to the two input terminals similar
- Locate heat sources as far as possible from the critical input circuitry
- Shield operational amplifier and input circuitry from air currents, such as cooling fans

### 7.3.1 Operating Voltage

OPAx277 series operational amplifiers operate from  $\pm 2\text{-V}$  to  $\pm 18\text{-V}$  supplies with excellent performance. Unlike most operational amplifiers, which are specified at only one supply voltage, the OPA277 series is specified for real-world applications; a single limit applies over the  $\pm 5\text{-V}$  to  $\pm 15\text{-V}$  supply range. This allows a customer operating at  $V_S = \pm 10$  V to have the same assured performance as a customer using  $\pm 15\text{-V}$  supplies. In addition, key parameters are assured over the specified temperature range,  $-40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ . Most behavior remains unchanged through the full operating voltage range ( $\pm 2\text{ V}$  to  $\pm 18\text{ V}$ ). Parameters which vary significantly with operating voltage or temperature are shown in *Typical Characteristics*.

### 7.3.2 Offset Voltage Adjustment

The OPAx277 series is laser-trimmed for low offset voltage and drift, so most circuits do not require external adjustment. However, offset voltage trim connections are provided on pins 1 and 8. Offset voltage can be adjusted by connecting a potentiometer, as shown in Figure 24. Only use this adjustment to null the offset of the operational amplifier. This adjustment should not be used to compensate for offsets created elsewhere in a system, because this can introduce additional temperature drift.



### **Feature Description (continued)**



Figure 24. OPA277 Offset Voltage Trim Circuit

#### 7.3.3 Input Protection

The inputs of the OPAx277 series are protected with 1-k $\Omega$  series input resistors and diode clamps. The inputs can withstand  $\pm 30$ -V differential inputs without damage. The protection diodes conduct current when the inputs are over-driven. This may disturb the slewing behavior of unity-gain follower applications, but will not damage the operational amplifier.



Figure 25. OPAx277 Input Protection

### 7.3.4 Input Bias Current Cancellation

The input stage base current of the OPAx277 series is internally compensated with an equal and opposite cancellation circuit. The resulting input bias current is the difference between the input stage base current and the cancellation current. This residual input bias current can be positive or negative.

When the bias current is canceled in this manner, the input bias current and input offset current are approximately the same magnitude. As a result, it is not necessary to use a bias current cancellation resistor, as is often done with other operational amplifiers (see Figure 26). A resistor added to cancel input bias current errors may actually increase offset voltage and noise.



Figure 26. Input Bias Current Cancellation

### **Feature Description (continued)**

#### 7.3.5 EMI Rejection Ratio (EMIRR)

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many operational amplifiers is a change in the offset voltage as a result of RF signal rectification. An operational amplifier that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this report provides the EMIRR IN+, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the operational amplifier. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- 1. Operational amplifier input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- 2. The noninverting and inverting operational amplifier inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance.
- 3. EMIRR is easier to measure on noninverting pins than on other pins because the noninverting input terminal can be isolated on a printed circuit board (PCB). This isolation allows the RF signal to be applied directly to the noninverting input terminal with no complex interactions from other components or connecting PCB traces.

A more formal discussion of the EMIRR IN+ definition and test method is provided in application report SBOA128, *EMI Rejection Ratio of Operational Amplifiers*, available for download at www.ti.com. The EMIRR IN+ of the OPA277 is plotted versus frequency as shown in Figure 27.



Figure 27. OPA277 EMIRR IN+ vs Frequency

If available, any dual and quad operational amplifier device versions have nearly similar EMIRR IN+performance. The OPA277 unity-gain bandwidth is 1 MHz. EMIRR performance below this frequency denotes interfering signals that fall within the operational amplifier bandwidth.



### Feature Description (continued)

Table 1 shows the EMIRR IN+ values for the OPA277 at particular frequencies commonly encountered in realworld applications. Applications listed in Table 1 may be centered on or operated near the particular frequency shown. This information may be of special interest to designers working with these types of applications, or working in other fields likely to encounter RF interference from broad sources, such as the industrial, scientific, and medical (ISM) radio band.

|           | 1                                                                                    |           |
|-----------|--------------------------------------------------------------------------------------|-----------|
| FREQUENCY | APPLICATION/ALLOCATION                                                               | EMIRR IN+ |
| 400 MHz   | Mobile radio, mobile satellite/space operation, weather, radar, UHF                  | 59.1 dB   |
| 900 MHz   | GSM, radio com/nav./GPS (to 1.6 GHz), ISM, aeronautical mobile, UHF                  | 77.9 dB   |
| 1.8 GHz   | GSM, mobile personal comm. broadband, satellite, L-band                              | 91.3 dB   |
| 2.4 GHz   | 802.11b/g/n, Bluetooth™, mobile personal comm., ISM, amateur radio/satellite, S-band | 93.3 dB   |
| 3.6 GHz   | Radiolocation, aero comm./nav., satellite, mobile, S-band                            | 105.9 dB  |
| 5.0 GHz   | 802.11a/n, aero comm./nav., mobile comm., space/satellite operation, C-band          | 107.5 dB  |

Table 1. OPA277 EMIRR IN+ for Frequencies of Interest

#### 7.3.5.1 EMIRR IN+ Test Configuration

Figure 28 shows the circuit configuration for testing the EMIRR IN+. An RF source is connected to the operational amplifier noninverting input terminal using a transmission line. The operational amplifier is configured in a unity gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). Note that a large impedance mismatch at the operational amplifier input causes a voltage reflection: however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting dc offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that may interfere with multimeter accuracy. Refer to SBOA128 for more details.



Figure 28. EMIRR IN+ Test Configuration Schematic

#### 7.4 Device Functional Modes

The OPAx277 has a single functional mode and is operational when the power-supply voltage is greater than 4 V (±2 V). The maximum power supply voltage for the OPAx277 is 36 V (±18 V).

Product Folder Links: OPA277 OPA2277 OPA4277



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The OPAx277 family offers outstanding dc precision and ac performance. These devices operate up to 36-V supply rails and offer ultralow offset voltage and offset voltage drift, as well as 1-MHz bandwidth and high capacitive load drive. These features make the OPAx277 a robust, high-performance operational amplifier for high-voltage industrial applications.

# 8.2 Typical Applications

#### 8.2.1 Second-Order Lowpass Filter



Figure 29. Second-Order Lowpass Filter

#### 8.2.1.1 Design Requirements

- Gain = 1 V/V
- Lowpass cutoff frequency = 50 kHz
- –40 db/dec filter response
- Maintain less than 3-dB gain peaking in the gain versus frequency response

#### 8.2.1.2 Detailed Design Procedure

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.



# **Typical Applications (continued)**

# 8.2.1.3 Application Curve



Figure 30. OPA277 Second-Order 50-kHz, Lowpass Filter

# 8.2.2 Load Cell Amplifier



For integrated solution see: INA126, INA2126 (dual)
INA125 (on-board reference)
INA122 (single-supply)

Figure 31. Load Cell Amplifier

### **Typical Applications (continued)**

#### 8.2.3 Thermocouple Low-Offset, Low-Drift Loop Measurement With Diode Cold Junction Compensation



Figure 32. Thermocouple Low-Offset, Low-Drift Loop Measurement With Diode Cold Junction Compensation

# 9 Power Supply Recommendations

The OPAx277 is specified for operation from 4 V to 36 V ( $\pm$ 2 V to  $\pm$ 18 V); many specifications apply from -40°C to  $\pm$ 85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

#### **CAUTION**

Supply voltages larger than 36 V can permanently damage the device; see the *Absolute Maximum Ratings*.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines*.

# 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational
  amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power
  sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.



#### **Layout Guidelines (continued)**

- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds paying attention to the flow of the ground current. For more detailed information refer to
  Circuit Board Layout Techniques, SLOA089.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as
  possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as
  opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Layout Example, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.
- (DFN package only) The leadframe die pad should be soldered to a thermal pad on the PCB. The mechanical drawings located at the end of this data sheet list the physical dimensions for the package and pad.
- (DFN package only) Soldering the exposed pad significantly improves board-level reliability during temperature cycling, key push, package shear, and similar board-level tests. Even with applications that have low-power dissipation, the exposed pad must be soldered to the PCB to provide structural integrity and long term reliability.

### 10.2 Layout Example





Figure 33. OPA277 Layout Example for the Noninverting Configuration



#### 10.3 DFN Package

The OPAx277 series uses the 8-lead DFN (also known as SON), a QFN package with contacts on only two sides of the package bottom. This leadless, near-chip-scale package maximizes board space and enhances thermal and electrical characteristics through an exposed pad.

DFN packages are physically small, have a smaller routing area, improved thermal performance, and improved electrical parasitics, with a pinout scheme that is consistent with other commonly-used packages, such as SO and MSOP. Additionally, the absence of external leads eliminates bent-lead issues.

The DFN package can be easily mounted using standard printed-circuit-board (PCB) assembly techniques. See QFN/SON PCB Attachment (SLUA271) and Quad Flatpack No-Lead Logic Packages (SCBA017), both available for download at www.ti.com.

The exposed leadframe die pad on the bottom of the package should be connected to V-.

24

Copyright © 1999-2015, Texas Instruments Incorporated



# 11 Device and Documentation Support

# 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 WEBENCH Filter Designer Tool

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

#### 11.1.1.2 TINA-TI™ (Free Software Download)

TINA<sup>TM</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

# 11.1.1.3 TI Precision Designs

The OPA277 is featured in several TI Precision Designs, available online at <a href="http://www.ti.com/ww/en/analog/precision-designs/">http://www.ti.com/ww/en/analog/precision-designs/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following:

- QFN/SON PCB Attachment, SLUA271
- Quad Flatpack No-Lead Logic Packages, SCBA017
- EMI Rejection Ratio of Operational Amplifiers, SBOA128
- Circuit Board Layout Techniques, SLOA089

#### 11.2.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 2. Related Links** 

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|---------------------|---------------------|
| OPA277  | Click here     | Click here   | Click here          | Click here          | Click here          |
| OPA2277 | Click here     | Click here   | Click here          | Click here          | Click here          |
| OPA4277 | Click here     | Click here   | Click here          | Click here          | Click here          |

Product Folder Links: OPA277 OPA2277 OPA4277



### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

TINA-TI, E2E are trademarks of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners.

### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Jan-2017

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| OPA2277AIDRMT    | ACTIVE | VSON         | DRM                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  |              | BHZ                  | Samples |
| OPA2277AIDRMTG4  | ACTIVE | VSON         | DRM                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  |              | BHZ                  | Sample  |
| OPA2277P         | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI  | N / A for Pkg Type  |              | OPA2277P             | Sample  |
| OPA2277PA        | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI  | N / A for Pkg Type  |              | OPA2277P<br>A        | Sample  |
| OPA2277PAG4      | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | Call TI              | N / A for Pkg Type  |              | OPA2277P<br>A        | Sample  |
| OPA2277PG4       | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | Call TI              | N / A for Pkg Type  |              | OPA2277P             | Sample  |
| OPA2277U         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR |              | OPA<br>2277U         | Sample  |
| OPA2277U/2K5     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U         | Sample  |
| OPA2277U/2K5G4   | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U         | Sample  |
| OPA2277UA        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U<br>A    | Sample  |
| OPA2277UA/2K5    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U<br>A    | Sample  |
| OPA2277UA/2K5E4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U<br>A    | Sample  |
| OPA2277UAE4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U<br>A    | Sample  |
| OPA2277UAG4      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U<br>A    | Sample  |
| OPA2277UG4       | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | OPA<br>2277U         | Sample  |



www.ti.com

6-Jan-2017

| Orderable Device | Status | Package Type | •       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking   | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)            |         |
| OPA277AIDRMR     | ACTIVE | VSON         | DRM     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  |              | NSS              | Samples |
| OPA277AIDRMT     | ACTIVE | VSON         | DRM     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  |              | NSS              | Samples |
| OPA277AIDRMTG4   | ACTIVE | VSON         | DRM     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  |              | NSS              | Samples |
| OPA277P          | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | OPA277P          | Samples |
| OPA277PA         | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | OPA277P<br>A     | Samples |
| OPA277PAG4       | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | OPA277P<br>A     | Samples |
| OPA277PG4        | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  |              | OPA277P          | Samples |
| OPA277U          | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | OPA<br>277U      | Samples |
| OPA277U/2K5      | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | OPA<br>277U      | Samples |
| OPA277U/2K5G4    | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | OPA<br>277U      | Samples |
| OPA277UA         | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OPA<br>277U<br>A | Samples |
| OPA277UA/2K5     | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OPA<br>277U<br>A | Samples |
| OPA277UA/2K5E4   | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OPA<br>277U<br>A | Samples |
| OPA277UAE4       | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OPA<br>277U<br>A | Samples |
| OPA277UAG4       | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | OPA<br>277U<br>A | Samples |
| OPA277UG4        | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              | OPA<br>277U      | Samples |



www.ti.com

# PACKAGE OPTION ADDENDUM

6-Jan-2017

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|---------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)                 | (3)                 |              | (4/5)          |         |
| OPA4277PA        | ACTIVE | PDIP         | N       | 14   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | N / A for Pkg Type  |              | OPA4277PA      | Samples |
| OPA4277PAG4      | ACTIVE | PDIP         | N       | 14   | 25      | Green (RoHS<br>& no Sb/Br) | Call TI             | N / A for Pkg Type  |              | OPA4277PA      | Samples |
| OPA4277UA        | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | OPA4277UA      | Samples |
| OPA4277UA/2K5    | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | OPA4277UA      | Samples |
| OPA4277UA/2K5E4  | ACTIVE | SOIC         | D       | 14   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | OPA4277UA      | Samples |
| OPA4277UAE4      | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | OPA4277UA      | Samples |
| OPA4277UAG4      | ACTIVE | SOIC         | D       | 14   | 50      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU-DCC       | Level-3-260C-168 HR | -40 to 85    | OPA4277UA      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

6-Jan-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA2277, OPA4277:

● Enhanced Product: OPA2277-EP, OPA4277-EP

Space: OPA4277-SP

NOTE: Qualified Version Definitions:

- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

PACKAGE MATERIALS INFORMATION

Ф Ф

www.ti.com 9-Sep-2013

# TAPE AND REEL INFORMATION



# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2277AIDRMT | VSON            | DRM                | 8  | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA2277U/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2277UA/2K5 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA277AIDRMR  | VSON            | DRM                | 8  | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA277AIDRMT  | VSON            | DRM                | 8  | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| OPA277U/2K5   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA277UA/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4277UA/2K5 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 9-Sep-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2277AIDRMT | VSON         | DRM             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA2277U/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2277UA/2K5 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA277AIDRMR  | VSON         | DRM             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| OPA277AIDRMT  | VSON         | DRM             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| OPA277U/2K5   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA277UA/2K5  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4277UA/2K5 | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |

DRM (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

B. This drawing is subject to change without notice.

C. SON (Small Outline No—Lead) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.





#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# DRM (S-PDSO-N8)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.