

## UV, OV and Reverse Supply Protection Controller

## **FEATURES**

- Wide Operating Voltage Range: 2.5V to 34V
- Overvoltage Protection to 60V
- Reverse Supply Protection to –40V
- Blocks 50Hz and 60Hz AC Power
- No Input Capacitor or TVS Required for Most Applications
- Adjustable Undervoltage and Overvoltage Protection Range
- Charge Pump Enhances External N-Channel MOSFET
- Low Operating Current: 125µA
- Low Shutdown Current: 10μA
- Fault Status Output
- Compact 8-Lead, 3mm × 2mm DFN and TSOT-23 (ThinSOT™) Packages

#### **APPLICATIONS**

- Portable Instrumentation
- Industrial Automation
- Laptops
- Automotive

### DESCRIPTION

The LTC®4365 protects applications where power supply input voltages may be too high, too low or even negative. It does this by controlling the gate voltages of a pair of external N-channel MOSFETs to ensure that the output stays within a safe operating range.

The LTC4365 can withstand voltages between -40V and 60V and has an operating range of 2.5V to 34V, while consuming only 125µA in normal operation.

Two comparator inputs allow configuration of the overvoltage (OV) and undervoltage (UV) set points using an external resistive divider. A shutdown pin provides external control for enabling and disabling the MOSFETs as well as placing the device in a low current shutdown state. A fault output provides status of the gate pin pulling low. A fault is indicated when the part is in shutdown or the input voltage is outside the UV and OV set points.

∠T, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and ThinSOT, No R<sub>SENSE</sub> and Hot Swap are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION

#### **12V Automotive Application**



#### Load Protected from Reverse and Overvoltage at VIN



## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Note 1)  |             |
|--------------------------|-------------|
| V <sub>IN</sub>          | 40V to 60V  |
| Input Voltages (Note 3)  |             |
| UV, SHDN                 | 0.3V to 60V |
| 0V                       |             |
| V <sub>OUT</sub>         | 0.3V to 40V |
| Output Voltages (Note 4) |             |
| FAULT                    | 0.3V to 60V |
| GATE                     | 40V to 45V  |

| Operating Ambient Temperature R   | ange          |
|-----------------------------------|---------------|
| LTC4365C                          | 0°C to 70°C   |
| LTC4365I                          | 40°C to 85°C  |
| LTC4365H                          | 40°C to 125°C |
| Storage Temperature Range         | 65°C to 150°C |
| Lead Temperature (Soldering, 10 s | sec)          |
| for TSOT Only                     | 300°C         |
|                                   |               |

## PIN CONFIGURATION



## ORDER INFORMATION

#### **Lead Free Finish**

| TAPE AND REEL (MINI) | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION            | TEMPERATURE RANGE |
|----------------------|-------------------|---------------|--------------------------------|-------------------|
| LTC4365CDDB#TRMPBF   | LTC4365CDDB#TRPBF | LFKS          | 8-Lead (3mm × 2mm) Plastic DFN | 0°C to 70°C       |
| LTC4365IDDB#TRMPBF   | LTC4365IDDB#TRPBF | LFKS          | 8-Lead (3mm × 2mm) Plastic DFN | -40°C to 85°C     |
| LTC4365HDDB#TRMPBF   | LTC4365HDDB#TRPBF | LFKS          | 8-Lead (3mm × 2mm) Plastic DFN | -40°C to 125°C    |
| LTC4365CTS8#TRMPBF   | LTC4365CTS8#TRPBF | LTFKT         | 8-Lead Plastic TSOT-23         | 0°C to 70°C       |
| LTC4365ITS8#TRMPBF   | LTC4365ITS8#TRPBF | LTFKT         | 8-Lead Plastic TSOT-23         | -40°C to 85°C     |
| LTC4365HTS8#TRMPBF   | LTC4365HTS8#TRPBF | LTFKT         | 8-Lead Plastic TSOT-23         | -40°C to 125°C    |

TRM = 500 pieces. \*Temperature grades are identified by a label on the shipping container.

Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



# **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 2.5V to 34V, unless otherwise noted. (Note 2)

| SYMBOL                  | MBOL PARAMETER CONDITIONS                        |                                                                                                                                                                                                                                                                     | MIN | TYP        | MAX            | UNITS            |                |
|-------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------------|------------------|----------------|
| $V_{IN}, V_{OUT}$       |                                                  |                                                                                                                                                                                                                                                                     |     |            |                |                  |                |
| V <sub>IN</sub>         | Input Voltage Range                              | Operating Range<br>Protection Range                                                                                                                                                                                                                                 | •   | 2.5<br>-40 |                | 34<br>60         | V              |
| I <sub>VIN</sub>        | Input Supply Current                             | $\frac{\overline{SHDN}}{\overline{SHDN}} = 0V, V_{IN} = V_{OUT}, -40^{\circ}\text{C to }85^{\circ}\text{C}$ $\frac{\overline{SHDN}}{\overline{SHDN}} = 0V, V_{IN} = V_{OUT}, -40^{\circ}\text{C to }125^{\circ}\text{C}$ $\overline{SHDN} = 2.5V$                   | •   |            | 10<br>10<br>25 | 50<br>100<br>150 | μΑ<br>μΑ<br>μΑ |
| I <sub>VIN(R)</sub>     | Reverse Input Supply Current                     | $V_{IN} = -40V$ , $V_{OUT} = 0V$                                                                                                                                                                                                                                    | •   |            | -1.2           | -1.8             | mA             |
| V <sub>IN(UVLO)</sub>   | Input Supply Undervoltage Lockout                | V <sub>IN</sub> Rising                                                                                                                                                                                                                                              | •   | 1.8        | 2.2            | 2.4              | V              |
| I <sub>VOUT</sub>       | V <sub>OUT</sub> Input Current                   | $\begin{split} \overline{SHDN} &= 0\text{V},  \text{V}_{\text{IN}} = \text{V}_{\text{OUT}} \\ \overline{SHDN} &= 2.5\text{V},  \text{V}_{\text{IN}} = \text{V}_{\text{OUT}} \\ \text{V}_{\text{IN}} &= -40\text{V},  \text{V}_{\text{OUT}} = 0\text{V} \end{split}$ | •   |            | 6<br>100<br>20 | 30<br>250<br>50  | μΑ<br>μΑ<br>μΑ |
| GATE                    |                                                  |                                                                                                                                                                                                                                                                     |     |            |                |                  |                |
| $\Delta V_{GATE}$       | N-Channel Gate Drive<br>(GATE-V <sub>OUT</sub> ) | $\begin{split} V_{IN} &= V_{OUT} = 5.0V, \ I_{GATE} = -1 \mu A \\ V_{IN} &= V_{OUT} = 12V \ to \ 34V, \ I_{GATE} = -1 \mu A \end{split}$                                                                                                                            | •   | 3<br>7.4   | 3.6<br>8.4     | 4.2<br>9.8       | V              |
| I <sub>GATE(UP)</sub>   | N-Channel Gate Pull Up Current                   | $GATE = V_{IN} = V_{OUT} = 12V$                                                                                                                                                                                                                                     | •   | -12        | -20            | -30              | μA             |
| $I_{GATE(FAST)}$        | N-Channel Gate Fast Pull Down Current            | Fast Shutdown, GATE = 20V, V <sub>IN</sub> = V <sub>OUT</sub> = 12V                                                                                                                                                                                                 | •   | 31         | 50             | 72               | mA             |
| I <sub>GATE(SLOW)</sub> | N-Channel Gate Gentle Pull Down Current          | Gentle Shutdown, GATE = 20V, V <sub>IN</sub> = V <sub>OUT</sub> = 12V                                                                                                                                                                                               | •   | 50         | 90             | 150              | μA             |
| t <sub>GATE(FAST)</sub> | N-Channel Gate Fast Turn Off Delay               | C <sub>GATE</sub> = 2.2nF, UV or OV Fault                                                                                                                                                                                                                           | •   |            | 2              | 4                | μs             |
| t <sub>GATE(SLOW)</sub> | N-Channel Gentle Turn Off Delay                  | $C_{GATE} = 2.2nF$ , $\overline{SHDN}$ Falling, $V_{IN} = V_{OUT} = 12V$                                                                                                                                                                                            | •   | 150        | 250            | 350              | μs             |
| t <sub>RECOVERY</sub>   | GATE Recovery Delay Time                         | $V_{IN}$ = 12V, Power Good to $\Delta V_{GATE} > 0V$                                                                                                                                                                                                                | •   | 26         | 36             | 49               | ms             |
| UV, OV                  |                                                  |                                                                                                                                                                                                                                                                     |     |            |                |                  |                |
| $V_{UV}$                | UV Input Threshold Voltage                       | UV Falling $\rightarrow \Delta V_{GATE} = 0V$                                                                                                                                                                                                                       | •   | 492.5      | 500            | 507.5            | mV             |
| $V_{OV}$                | OV Input Threshold Voltage                       | OV Rising $\rightarrow \Delta V_{GATE} = 0V$                                                                                                                                                                                                                        | •   | 492.5      | 500            | 507.5            | mV             |
| V <sub>UVHYST</sub>     | UV Input Hysteresis                              |                                                                                                                                                                                                                                                                     | •   | 20         | 25             | 32               | mV             |
| V <sub>OVHYST</sub>     | OV Input Hysteresis                              |                                                                                                                                                                                                                                                                     | •   | 20         | 25             | 32               | mV             |
| I <sub>LEAK</sub>       | UV, OV Leakage Current                           | V = 0.5V, V <sub>IN</sub> = 34V                                                                                                                                                                                                                                     | •   |            |                | ±10              | nA             |
| t <sub>FAULT</sub>      | UV, OV Fault Propagation Delay                   | Overdrive = 50mV<br>V <sub>IN</sub> = V <sub>OUT</sub> = 12V                                                                                                                                                                                                        | •   |            | 1              | 2                | μs             |
| SHDN                    |                                                  |                                                                                                                                                                                                                                                                     |     |            |                |                  |                |
| V <sub>SHDN</sub>       | SHDN Input Threshold                             | $\overline{SHDN}$ Falling to $\Delta V_{GATE} = 0V$                                                                                                                                                                                                                 | •   | 0.4        | 0.75           | 1.2              | V              |
| I <sub>SHDN</sub>       | SHDN Input Current                               | <del>SHDN</del> = 0.75V, V <sub>IN</sub> = 34V                                                                                                                                                                                                                      | •   |            |                | ±10              | nA             |
| t <sub>START</sub>      | Delay Coming Out of Shutdown Mode                | $\overline{SHDN}$ Rising to $\Delta V_{GATE} > 0V$ , $V_{IN} = V_{OUT} = 12V$                                                                                                                                                                                       | •   | 400        | 800            | 1200             | μs             |
| t <sub>SHDN(F)</sub>    | SHDN to FAULT Asserted                           | $V_{IN} = V_{OUT} = 12V$                                                                                                                                                                                                                                            | •   |            | 1.5            | 3                | μs             |
| t <sub>LOWPWR</sub>     | Delay from Turn Off to Low Power Operation       | $V_{IN} = V_{OUT} = 12V$                                                                                                                                                                                                                                            | •   | 26         | 36             | 55               | ms             |
| FAULT                   |                                                  |                                                                                                                                                                                                                                                                     |     |            |                |                  |                |
| $V_{OL}$                | FAULT Output Voltage Low                         | I <sub>FAULT</sub> = 500μA                                                                                                                                                                                                                                          | •   |            | 0.15           | 0.4              | V              |
| I <sub>FAULT</sub>      | FAULT Leakage Current                            | <u>FAULT</u> = 5V, V <sub>IN</sub> = 34V                                                                                                                                                                                                                            | •   |            | ±20            |                  | nA             |

**Note 1.** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2.** All currents into pins are positive; all voltages are referenced to GND unless otherwise noted.

**Note 3.** These pins can be tied to voltages below –0.3V through a resistor that limits the current below 1mA.

Note 4. The GATE pin is referenced to  $V_{OUT}$  and does not exceed 44V for the entire operating range.



## TYPICAL PERFORMANCE CHARACTERISTICS

#### **VIN Operating Current vs** Temperature



#### VIN Shutdown Current vs VIN



V<sub>IN</sub> Current vs V<sub>IN</sub> (-40 to 60V)



#### **V<sub>OUT</sub>** Operating Current vs Temperature



#### **VOUT Shutdown Current vs Temperature**



V<sub>OUT</sub> Current vs Reverse V<sub>IN</sub>



**GATE Drive vs VIN** 



4365 G07

**GATE Drive vs Temperature** 



**GATE Current vs GATE Drive** 



4365f



## TYPICAL PERFORMANCE CHARACTERISTICS



















## PIN FUNCTIONS

**Exposed Pad:** Connect to device ground.

**FAULT:** Fault Indication Output. This high voltage open drain output is pulled low if UV is below its monitor threshold, if OV is above its monitor threshold, if  $\overline{SHDN}$  is low, or if  $V_{IN}$  has not risen above  $V_{IN(UVLO)}$ .

**GATE:** Gate Drive Output for External N-channel MOSFETs. An internal charge pump provides 20µA of pull-up current and up to 9.8V of enhancement to the gate of an external N-channel MOSFET.

When turned off, GATE is pulled just below the lower of  $V_{IN}$  or  $V_{OUT}$ . When  $V_{IN}$  goes negative, GATE is automatically connected to  $V_{IN}$ .

**GND**: Device Ground.

**OV:** Overvoltage Comparator Input. Connect this pin to an external resistive divider to set the desired  $V_{IN}$  overvoltage fault threshold. Input to an accurate, fast (1µs) comparator with a 0.5V rising threshold and 25mV of hysteresis. When OV rises above its threshold, a 50mA current sink pulls down on the GATE output. When OV falls back below 0.475V, and after a 36ms recovery delay waiting period, the GATE charge pump is enabled. The low leakage current of the OV input allows the use of large valued resistors for the external resistive divider. Connect to GND if unused.

SHDN: Shutdown Control Input. SHDN high enables the GATE charge pump which in turn enhances the gate of an external N-channel MOSFET. A low on SHDN generates a

pull down on the GATE output with a  $90\mu A$  current sink and places the LTC4365 in low current mode ( $10\mu A$ ). If unused, connect to  $V_{IN}$ . If  $V_{IN}$  goes below ground, or if  $V_{IN}$  rings to 60V, use a current limiting resistor of at least 100k.

**UV:** Undervoltage Comparator Input. Connect this pin to an external resistive divider to set the desired  $V_{IN}$  undervoltage fault threshold. Input to an accurate, fast (1µs) comparator with a 0.5V falling threshold and 25mV of hysteresis. When UV falls below its threshold, a 50mA current sink pulls down on the GATE output. When UV rises back above 0.525V, and after a 36ms recovery delay waiting period, the GATE charge pump is enabled. The low leakage current of the UV input allows the use of large valued resistors for the external resistive divider. If unused, connect to  $V_{IN}$ . While connected to  $V_{IN}$ , if  $V_{IN}$  goes below ground, or if  $V_{IN}$  rings to 60V, use a current limiting resistor of at least 100k.

**V<sub>IN</sub>:** Power Supply Input. Maximum protection range: –40V to 60V. Operating range: 2.5V to 34V.

 $V_{OUT}$ : Output Voltage Sense Input. This pin senses the voltage at the output side of the external N-channel MOSFET. The GATE charge pump voltage is referenced to  $V_{OUT}$ . It is used as the charge pump input when  $V_{OUT}$  is greater than approximately 6.5V.

## **BLOCK DIAGRAM**



## **OPERATION**

Many of today's electronic systems get their power from external sources such as a wall wart adapter, batteries and custom power supplies. These power sources are often unreliable, wired incorrectly, out of spec, or just plain wrong. This can lead to supply voltages that are too high, too low, or even negative. If these power sources are applied directly to the electronic systems, the systems could be subject to damage. The LTC4365 is an input voltage fault protection N-channel MOSFET controller. The part isolates an input supply from its load to protect the load from unexpected supply voltage conditions, while providing a low loss path for qualified power.

To protect electronic systems from improperly connected power supplies, system designers will often add discrete diodes, transistors and high voltage comparators. The high voltage comparators enable system power only if the input supply falls within a desired voltage window. A Schottky diode or P-channel MOSFET typically added in series with the supply protects against reverse supply connections.

The LTC4365 provides accurate overvoltage and undervoltage comparators to ensure that power is applied to the system only if the input supply meets the user selectable voltage window. Reverse supply protection circuits automatically isolate the load from negative input voltages. During normal operation, a high voltage charge pump enhances the gate of external N-channel power MOSFETs. Power consumption is  $10\mu A$  during shutdown and  $125\mu A$  while operating. The LTC4365 integrates all these functions in tiny TSOT-23 and 3mm  $\times$  2mm DFN packages.

## APPLICATIONS INFORMATION

The LTC4365 is an N-channel MOSFET controller that protects a load from faulty supply connections. A basic application circuit using the LTC4365 is shown in Figure 1. The circuit provides a low loss connection from  $V_{\text{IN}}$  to  $V_{\text{OUT}}$  as long as the voltage at  $V_{\text{IN}}$  is between 3.5V and

SI4946 **60V DUAL** V<sub>OUT</sub> 3.5V TO 18V V<sub>IN</sub> 12V NOMINAL M2 C<sub>OUT</sub> 100μF GATE Vout ≹R5 100k LTC4365 SHDN ₹R3 1820k **FAULT** ₹R2 243k ٥v 0V = 18V **≹**R1 59k

Figure 1. LTC4365 Protects Load from -40V to 60V V<sub>IN</sub> Faults

18V. Voltages at  $V_{\text{IN}}$  outside of the 3.5V to 18V range are prevented from getting to the load and can be as high as 60V and as low as -40V. The circuit of Figure 1 protects against negative voltages at  $V_{\text{IN}}$  as shown. No other external components are needed.

During normal operation, the LTC4365 provides up to 9.8V of gate enhancement to the external back-to-back N-channel MOSFETs. This turns on the MOSFET, thus connecting the load at  $V_{OUT}$  to the supply at  $V_{IN}$ .

#### **GATE Drive**

The LTC4365 turns on the external N-channel MOSFETs by driving the GATE pin above  $V_{OUT}$ . The voltage difference between the GATE and  $V_{OUT}$  pins (gate drive) is a function of  $V_{IN}$  and  $V_{OUT}$ .

LINEAD TECHNOLOGY

Figure 2 highlights the dependence of the gate drive on  $V_{IN}$  and  $V_{OUT}$ . When system power is first turned on  $(\overline{SHDN})$  low to high,  $V_{OUT} = 0V$ , gate drive is at a maximum for all values of  $V_{IN}$ . This helps prevent start-up problems into heavy loads by ensuring that there is enough gate drive to support the load.

As  $V_{OUT}$  ramps up from 0V, the absolute value of the GATE voltage remains fixed until  $V_{OUT}$  is greater than the lower of  $(V_{IN}$  –1V) or 6V. Once  $V_{OUT}$  crosses this threshold, gate drive begins to increase up to a maximum of 9.8V (for  $V_{IN} \geq$  12V). The curves of Figure 2 were taken with a GATE load of –1 $\mu$ A. If there were no load on GATE, the gate drive for each  $V_{IN}$  would be slightly higher.

Note that when  $V_{\text{IN}}$  is at the lower end of the operating range, the external N-channel MOSFET must be selected with a corresponding lower threshold voltage.



Figure 2. Gate Drive (GATE – V<sub>OUT</sub>) vs V<sub>OUT</sub>

Table 1 lists some external MOSFETs compatible with different  $V_{IN}$  supply voltages.

Table 1. Dual MOSFETs for Various Supply Ranges

| $V_{IN}$ | MOSFET | V <sub>TH(MAX)</sub> | V <sub>GS(MAX)</sub> | V <sub>DS(MAX)</sub> |
|----------|--------|----------------------|----------------------|----------------------|
| 2.5V     | SiB914 | V8.0                 | 5V                   | 8V                   |
| 3.3V     | Si5920 | 1.0V                 | 5V                   | 8V                   |
| 5V       | Si7940 | 1.5V                 | 8V                   | 12V                  |
| ≤30V     | Si4230 | 3.0V                 | 20V                  | 30V                  |
| ≤60V     | Si9945 | 3.0V                 | 20V                  | 60V                  |

#### Overvoltage and Undervoltage Protection

The LTC4365 provides two accurate comparators to monitor for overvoltage (OV) and undervoltage (UV) conditions at  $V_{IN}$ . If the input supply rises above the user adjustable OV threshold, the gate of the external MOSFET is quickly turned off, thus disconnecting the load from the input. Similarly, if the input supply falls below the user adjustable UV threshold, the gate of the external MOSFET also is quickly turned off. Figure 3 shows a UV/OV application for an input supply of 12V.



Figure 3. UV, OV Comparators Monitor 12V Supply

The external resistive divider allows the user to select an input supply range that is compatible with the load at  $V_{OUT}$ . Furthermore, the UV and OV inputs have very low leakage currents (typically < 1nA at 100°C), allowing for large values in the external resistive divider. In the application of Figure 3, the load is connected to the supply only if  $V_{IN}$  lies between 3.5V and 18V. In the event that  $V_{IN}$  goes above 18V or below 3.5V, the gate of the external N-channel MOSFET is immediately discharged with a 50mA current sink, thus isolating the load from the supply.



Figure 4 shows the timing associated with the UV pin. Once a UV fault propagates through the UV comparator ( $t_{FAULT}$ ), the  $\overline{FAULT}$  output is asserted low and a 50mA current sink discharges the GATE pin. As  $V_{OUT}$  falls, the GATE pin tracks  $V_{OUT}$ .



Figure 4. UV Timing (OV <  $(V_{OV} - V_{OVHYST})$ ,  $\overline{SHDN} > 1.2V$ )

Figure 5 shows the timing associated with the OV pin. Once an OV fault propagates through the OV comparator ( $t_{FAULT}$ ), the  $\overline{FAULT}$  output is asserted low and a 50mA current sink discharges the GATE pin. As  $V_{OUT}$  falls, the GATE pin tracks  $V_{OUT}$ .



Figure 5. OV Timing (UV >  $(V_{UV} + V_{UVHYST})$ ,  $\overline{SHDN} > 1.2V$ )

When both the UV and OV faults are removed, the external MOSFET is not immediately turned on. The input supply must remain within the user selected power good window for at least 36ms ( $t_{RECOVERY}$ ) before the load is again connected to the supply. This recovery timeout period filters noise (including line noise) at the input supply and prevents chattering of power at the load.

#### **Procedure for Selecting UV/OV External Resistor Values**

The following 3-step procedure helps select the resistor values for the resistive divider of Figure 3. This procedure minimizes UV and OV offset errors caused by leakage currents at the respective pins.

1. Choose maximum tolerable offset at the UV pin,  $V_{OS(UV)}$ . Divide by the worst case leakage current at the UV pin,  $I_{UV}$  (10nA). Set the sum of R1 + R2 equal to  $V_{OS(UV)}$  divided by 10nA. Note that due to the presence of R3, the actual offset at UV will be slightly lower:

R1+R2=
$$\frac{V_{0S(UV)}}{I_{UV}}$$

2. Select the desired  $V_{\text{IN}}$  UV trip threshold,  $UV_{\text{TH}}$ . Find the value of R3:

$$R3 = 2 \bullet \frac{V_{OS(UV)}}{I_{UV}} \bullet (UV_{TH} - 0.5V)$$

3. Select the desired  $V_{IN}$  OV trip threshold,  $OV_{TH}$ . Find the values of R1 and R2:

$$R1 = \frac{\left(\frac{V_{0S(UV)}}{I_{UV}}\right) + R3}{2 \cdot 0V_{TH}}$$

$$R2 = \frac{V_{OS(UV)}}{I_{UV}} - R1$$

The example of Figure 3 uses standard 1% resistor values. The following parameters were selected:

$$V_{OS(UV)} = 3mV$$
 $I_{UV} = 10nA$ 
 $UV_{TH} = 3.5V$ 

$$OV_{TH} = 18V$$

LINEAR TECHNOLOGY

The resistor values can then be solved:

1. 
$$R1 + R2 = \frac{3mV}{10nA} = 300k$$

2. R3 = 
$$2 \cdot \frac{3mV}{10nA} \cdot (3.5V - 0.5V) = 1.8M$$

The closest 1% value: R3 = 1.82M:

3. R1 = 
$$\frac{300k + 1.82M}{2 \cdot 18V}$$
 = 58.9k

The closest 1% value: R1 = 59k:

R2 = 300k - 59k = 241k

The closest 1% value: R2 = 243k

Therefore: OV = 17.93V, UV = 3.51V.

## Reverse V<sub>IN</sub> Protection

The LTC4365's rugged and hot-swappable  $V_{IN}$  input helps protect the more sensitive circuits at the output load. If the input supply is plugged in backwards, or a negative supply is inadvertently connected, the LTC4365 prevents this negative voltage from passing to the output load.

The LTC4365 employs a novel, high speed reverse supply voltage monitor. When the negative  $V_{\text{IN}}$  voltage is

detected, an internal switch connects the gates of the external back-to-back N-channel MOSFETs to the negative input supply.

As shown in Figure 6, external back-to-back N-channel MOSFETs are required for reverse supply protection. When  $V_{IN}$  goes negative, the reverse  $V_{IN}$  comparator closes the internal switch, which in turn connects the gates of the external MOSFETs to the negative  $V_{IN}$  voltage. The body diode (D1) of M1 turns on, but the body diode (D2) of M2 remains in reverse blocking mode. This means that the common source connection of M1 and M2 remains about a diode drop higher than  $V_{IN}$ . Since the gate voltage of M2 is shorted to  $V_{IN}$ , M2 will be turned off and no current can flow from  $V_{IN}$  to the load at  $V_{OUT}$ . Note that the voltage rating of M2 must withstand the reverse voltage excursion at  $V_{IN}$ .

Figure 7 illustrates the waveforms that result when  $V_{IN}$  is hot plugged to -20V.  $V_{IN}$ , GATE and  $V_{OUT}$  start out at ground just before the connection is made. Due to the parasitic inductance of the  $V_{IN}$  and GATE connections, the voltage at the  $V_{IN}$  and GATE pins ring significantly below -20V. Therefore, a 40V N-channel MOSFET was selected to survive the overshoot.

The speed of the LTC4365 reverse protection circuits is evident by how closely the GATE pin follows  $V_{\text{IN}}$  during the negative transients. The two waveforms are almost indistinguishable on the scale shown.



Figure 6. Reverse V<sub>IN</sub> Protection Circuits



Figure 7. Hot Swapping V<sub>IN</sub> to -20V

The trace at  $V_{OUT}$ , on the other hand, does not respond to the negative voltage at  $V_{IN}$ , demonstrating the desired reverse supply protection. The waveforms of Figure 7 were captured using a 40V dual N-channel MOSFET, a 10 $\mu$ F ceramic output capacitor and no load current on  $V_{OUT}$ .

#### **Recovery Timer**

The LTC4365 has a recovery delay timer that filters noise at  $V_{\text{IN}}$  and helps prevent chatter at  $V_{\text{OUT}}$ . After either an OV or UV fault has occurred, the input supply must return to the desired operating voltage window for at least 36ms in order to turn the external MOSFET back on as illustrated in Figures 4 and 5.

Going out of and then back into fault in less than 36ms will keep the MOSFET off continuously. Similarly, coming out of shutdown (SHDN low to high) triggers an 800µs start-up delay timer (see Figure 10).

The recovery timer is also active while the LTC4365 is powering up. The 36ms timer starts once  $V_{IN}$  rises above  $V_{IN(UVLO)}$  and  $V_{IN}$  lies within the user selectable UV/OV power good window. See Figure 8.



Figure 8. Recovery Timing During Power-On (OV = GND, UV =  $\overline{SHDN}$  =  $V_{IN}$ )

#### Gentle Shutdown

The  $\overline{SHDN}$  input turns off the external MOSFETs in a gentle, controlled manner. When  $\overline{SHDN}$  is asserted low, a 90µA current sink slowly begins to turn off the external MOSFETs.

Once the voltage at the GATE pin falls below the voltage at the  $V_{OUT}$  pin, the current sink is throttled back and a feedback loop takes over. This loop forces the GATE voltage

to track  $V_{OUT}$ , thus keeping the external MOSFETs off as  $V_{OUT}$  decays. Note that when  $V_{OUT} < 4.5V$ , the GATE pin is pulled to within 400mV of ground.

Gentle gate turn off reduces load current slew rates and mitigates voltage spikes due to parasitic inductances. To further decrease GATE pin slew rate, place a capacitor across the gate and source terminals of the external MOSFETs. The waveforms of Figure 9 were captured using the Si4230 dual N-channel MOSFETs, and a 2A load with 100µF output capacitor.



Figure 9. Gentle Shutdown: GATE Tracks  $V_{OUT}$  as  $V_{OUT}$  Decays

#### **FAULT Status**

The  $\overline{FAULT}$  high voltage open drain output is driven low if  $\overline{SHDN}$  is asserted low, if  $V_{IN}$  is outside the desired UV/OV voltage window, or if  $V_{IN}$  has not risen above  $V_{IN(UVLO)}$ . Figures 4, 5 and 10 show the  $\overline{FAULT}$  output timing.



Figure 10. Gentle Shutdown Timing

LINEAD

#### Select Between Two Input Supplies

With the part in shutdown, the  $V_{IN}$  and  $V_{OUT}$  pins can be driven by separate power supplies. The LTC4365 then automatically drives the GATE pin just below the lower of the two supplies, thus turning off the external back-to-back MOSFETs. The application of Figure 11 uses two LTC4365s to select between two power supplies. Care should be taken to ensure that only one of the two LTC4365s is enabled at any given time.



Figure 11. Selecting One of Two Supplies

#### Single MOSFET Application

When reverse  $V_{IN}$  protection is not needed, only a single external N-channel MOSFET is necessary. The application circuit of Figure 12 connects the load to  $V_{IN}$  when  $V_{IN}$  is less than 30V, and uses the minimal set of external components.



Figure 12. Small Footprint Single MOSFET Application Protects Against 60V

#### **Limiting Inrush Current During Turn-On**

The LTC4365 turns on the external N-channel MOSFET with a  $20\mu\text{A}$  current source. The maximum slew rate at the GATE pin can be reduced by adding a capacitor on the GATE pin:

Slew Rate = 
$$\frac{20\mu A}{C_{GATE}}$$

Since the MOSFET acts like a source follower, the slew rate at  $V_{OUT}$  equals the slew rate at GATE.

Therefore, inrush current is given by:

$$I_{INRUSH} = \frac{C_{OUT}}{C_{GATE}} \cdot 20\mu A$$

For example, a 1A inrush current to a  $330\mu F$  output capacitance requires a GATE capacitance of:

$$C_{GATE} = \frac{20\mu A \cdot C_{OUT}}{I_{INRUSH}}$$

$$C_{GATE} = \frac{20\mu A \cdot 330\mu F}{1A} = 6.6nF$$

The 6.8nF  $C_{GATE}$  capacitor in the application circuit of Figure 13 limits the inrush current to approximately 1A.  $R_{GATE}$  makes sure that  $C_{GATE}$  does not affect the fast GATE turn off characteristics during UV/OV faults, or during reverse  $V_{IN}$  connection. R4A and R4B help prevent high frequency oscillations with the external N-channel MOSFET and related board parasitics.



Figure 13. Limiting Inrush Current with CGATE



4365f

#### **Transients During OV Fault**

The circuit of Figure 14 was used to display transients during an overvoltage condition. The nominal input supply is 24V and it has an overvoltage threshold of 30V. The parasitic inductance is that of a 1 foot wire (roughly 300nH). Figure 15 shows the waveforms during an overvoltage condition at  $V_{IN}$ . These transients depend on the parasitic inductance and resistance of the wire along with the capacitance at the  $V_{IN}$  node. D1 is an optional power clamp (TVS, Tranzorb) recommended for applications where the DC input voltage can exceed 24V and with large  $V_{IN}$  parasitic inductance. No clamp was used to capture the waveforms of Figure 15. In order to maintain reverse supply protection, D1 must be a bi-directional clamp rated for at least 225W peak pulse power dissipation.



Figure 14. OV Fault with Large V<sub>IN</sub> Inductance



Figure 15. Transients During OV Fault When No Tranzorb (TVS) Is Used

#### **MOSFET Selection**

To protect against a negative voltage at  $V_{\text{IN}}$ , the external N-channel MOSFETs must be configured in a back-to-back arrangement. Dual N-channel packages are thus the best choice. The MOSFET is selected based on its power handling capability, drain and gate breakdown voltages, and threshold voltage.

The drain to source breakdown voltage must be higher than the maximum voltage expected between  $V_{IN}$  and  $V_{OUT}$ . Note that if an application generates high energy transients during normal operation or during Hot Swap<sup>TM</sup>, the external MOSFET must be able to withstand this transient voltage.

Due to the high impedance nature of the charge pump that drives the GATE pin, the total leakage on the GATE pin must be kept low. The gate drive curves of Figure 2 were measured with a 1 $\mu$ A load on the GATE pin. Therefore, the leakage on the GATE pin must be no greater than 1 $\mu$ A in order to match the curves of Figure 2. Higher leakage currents will result in lower gate drive. The dual N-channel MOSFETs shown in Table 1 all have a maximum GATE leakage current of 100nA. Additionally, Table 1 lists representative MOSFETs that would work at different values of  $V_{IN}$ .

#### **Layout Considerations**

The trace length between the  $V_{\text{IN}}$  pin and the drain of the external MOSFET should be minimized, as well as the trace length between the GATE pin of the LTC4365 and the gates of the external MOSFETs.

Place the bypass capacitors at  $V_{OUT}$  as close as possible to the external MOSFET. Use high frequency ceramic capacitors in addition to bulk capacitors to mitigate Hot Swap ringing. Place the high frequency capacitors closest to the MOSFET. Note that bulk capacitors mitigate ringing by virtue of their ESR. Ceramic capacitors have low ESR and can thus ring near their resonant frequency.

LINEAR

## PACKAGE DESCRIPTION

#### TS8 Package 8-Lead Plastic TSOT-23

(Reference LTC DWG # 05-08-1637)



- 1. DIMENSIONS ARE IN MILLIMETERS
- 2. DRAWING NOT TO SCALE
- 3. DIMENSIONS ARE INCLUSIVE OF PLATING
- 4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR
- 5. MOLD FLASH SHALL NOT EXCEED 0.254mm
- 6. JEDEC PACKAGE REFERENCE IS MO-193

## $\begin{array}{c} \text{DDB Package} \\ \text{8-Lead Plastic DFN (3mm} \times \text{2mm)} \end{array}$

(Reference LTC DWG # 05-08-1702 Rev B)



#### NOTE:

- 1. DRAWING CONFORMS TO VERSION (WECD-1) IN JEDEC PACKAGE OUTLINE M0-229
- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



4365f

## TYPICAL APPLICATION

#### LTC4365 Protects Step Down Regulator from -30V to 30V V<sub>IN</sub> Faults



## **RELATED PARTS**

| PART NUMBER       | DESCRIPTION                                                                  | COMMENTS                                                                                                                    |
|-------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| LTC4356           | Surge Stopper Overvoltage/Overcurrent<br>Protection Regulator                | Wide Operating Range: 4V to 80V, Reverse Protection to -60V, Adjustable Output Clamp Voltage                                |
| LTC1696           | Overvoltage Protection Controller                                            | ThinSOT Package, 2.7V to 28V                                                                                                |
| LTC1735           | High Efficiency Synchronous Step-Down<br>Switching Regulator                 | Output Fault Protection, 16-Pin SSOP                                                                                        |
| LTC1778           | No R <sub>SENSE</sub> ™ Wide Input Range Synchronous<br>Step-Down Controller | Up to 97% Efficiency, 4V $\leq$ V $_{IN}$ $\leq$ 36V, 0.8V $\leq$ V $_{OUT}$ $\leq$ (0.9)(V $_{IN}$ ), I $_{OUT}$ Up to 20A |
| LTC2909           | Triple/Dual Inputs UV/OV Negative Monitor                                    | Pin Selectable Input Polarity Allows Negative and OV Monitoring                                                             |
| LTC2912/LTC2913   | Single/Dual UV/OV Voltage Monitor                                            | Ads UV and OV Trip Values, ±1.5% Threshold Accuracy                                                                         |
| LTC2914           | Quad UV/OV Monitor                                                           | For Positive and Negative Supplies                                                                                          |
| LTC3727/LTC3727-1 | 2-Phase, Dual, Synchronous Controller                                        | $4V \le V_{IN} \le 36V, 0.8V \le V_{OUT} \le 14V$                                                                           |
| LTC3827/LTC3827-1 | Low I <sub>Q</sub> , Dual, Synchronous Controller                            | $4V \le V_{IN} \le 36V$ , $0.8V \le V_{OUT} \le 10V$ , $80\mu A$ Quiescent Current                                          |
| LTC3835/LTC3835-1 | Low I <sub>Q</sub> , Synchronous Step-Down Controller                        | Single Channel LTC3827/LTC3827-1                                                                                            |
| LT3845            | Low I <sub>Q</sub> , Synchronous Step-Down Controller                        | $4V \le V_{IN} \le 60V$ , $1.23V \le V_{OUT} \le 36V$ , $120\mu A$ Quiescent Current                                        |
| LT3850            | Dual, 550kHz, 2-Phase Synchronous Step-Down<br>Controller                    | Dual 180° Phased Controllers, V <sub>IN</sub> 4V to 24V, 97% Duty Cycle, 4mm × 4mm QFN-28, SSOP-28 Packages                 |
| LT4256            | Positive 48V Hot Swap Controller with Open-Circuit Detect                    | Foldback Current Limiting, Open-Circuit and Overcurrent Fault Output, Up to 80V Supply                                      |
| LTC4260           | Positive High Voltage Hot Swap Controller with ADC and I <sup>2</sup> C      | Wide Operating Range 8.5V to 80V                                                                                            |
| LTC4352           | Ideal MOSFET ORing Diode                                                     | External N-Channel MOSFETs Replace ORing Diodes, 0V to 18V                                                                  |
| LTC4354           | Negative Voltage Diode-OR Controller                                         | Controls Two N-Channel MOSFETs, 1µs Turn-Off, 80V Operation                                                                 |
| LTC4355           | Positive Voltage Diode-OR Controller                                         | Controls Two N-Channel MOSFETs, 0.5µs Turn-Off, 80V Operation                                                               |

LT 0910 • PRINTED IN USA

LINEAR TECHNOLOGY
© LINEAR TECHNOLOGY CORPORATION 2010