

### LED Driver with Pre-Emptive Boost for Ultra-High Dimming Ratio and Low Output Ripple

#### **FEATURES AND BENEFITS**

- Automotive AEC-Q100 qualified
- Enhanced fault handling for ASIL B system compliance
- Wide input voltage range of 4.5 to 40 V for start/stop, cold crank, and load dump requirements
- Fully integrated LED current sinks and boost converter with internal power MOSFET
- Operate in Boost or SEPIC mode for flexible output
- Drives up to 11 series white LED in 4 parallel strings, at up to 120 mA per string ( $V_F = 3.3 \text{ V max}$ ).
- Boost switching frequency synced externally or programmed from 200 kHz to 2.3 MHz
- Clock-Out feature for internal switching frequency
- · Adjustable boost frequency dithering to reduce EMI
- Advanced control allows minimum PWM on-time down to 0.3 µs, and avoids MLCC audible noises
- LED contrast ratio: 15,000:1 at 200 Hz using PWM dimming alone, 150,000:1 when combining PWM and analog dimming

Continued on next page...

#### PACKAGE:



Not to scale

#### **DESCRIPTION**

The A80603 and A80603-1 are multi-output LED drivers that integrate a current-mode boost converter with an internal power switch and four current sinks. The boost converter can drive four strings of LEDs at up to 120 mA, or LED sinks can be paralleled together to achieve higher currents up to 480 mA total.

The devices operate from single power supply from 4.5 to 40 V; once started, they can continue to operate down to 3.9 V. This allows the parts to withstand stop/start, cold crank, and load dump conditions encountered in automotive systems. By using patented Pre-Emptive Boost control, an LED brightness contrast ratio of 15,000:1 can be achieved using PWM-only dimming at 200 Hz. Higher ratios are possible when using a combination of PWM and analog dimming.

Switching frequency can be either above or below the AM band, set by either a resistor or the synchronization pin to between 200 kHz and 2.3 MHz. A programmable dithering feature further reduces EMI. The Clock-Out pin allows other converters to be fed the clock frequency, including programmed dithering—even when the LED output is turned off.

The A80603 provides protection against application faults and external component open/short. Current sense/gate drive functions allow optional use of an input supply disconnect FET in case of output to ground short fault in boost configuration. The A80603-1 is identical to the A80603 except for soft start timer and FAULT pin behavior (see Fault Table section for details).



Figure 1: Typical application diagram showing A80603 in Boost mode

### FEATURES AND BENEFITS (continued)

- Excellent input voltage transient response even at lowest PWM duty cycle
- Gate driver for optional PMOS input disconnect switch
- Extensive protection against:
  - □ Shorted boost switch, inductor or output capacitor
  - ☐ Shorted FSET or ISET resistor
  - ☐ Open or shorted LED pins and LED strings
  - □ Open boost Schottky diode
  - □ Overtemperature

#### **APPLICATIONS**

- Automotive infotainment backlighting
- Automotive cluster
- Automotive center stack
- Automotive exterior lighting



#### SELECTION GUIDE [1]

| Part Number        | Soft Start Timer | Package                                       | Packing              | Leadframe Plating |
|--------------------|------------------|-----------------------------------------------|----------------------|-------------------|
| A80603KESJSR       | 8 ms             | 24-pin 4 × 4 mm wettable flank QFN            | 6000 piagga par raal | 100% matte tin    |
| A80603KESJSR-1 [2] | 16 ms            | with exposed thermal pad and sidewall plating | 6000 pieces per reel | 100% matte tin    |

<sup>[1]</sup> Contact Allegro for additional packing options.

#### ABSOLUTE MAXIMUM RATINGS [3]

| Characteristic                                          | Symbol                                    | Symbol Notes                      |                                                                          | Unit |
|---------------------------------------------------------|-------------------------------------------|-----------------------------------|--------------------------------------------------------------------------|------|
| LEDx Pin                                                | V <sub>LEDx</sub>                         | x = 14                            | -0.3 to 40                                                               | V    |
| OVP pin                                                 | V <sub>OVP</sub>                          |                                   | -0.3 to 40                                                               | V    |
| VIN                                                     | V <sub>IN</sub>                           |                                   | -0.3 to 40                                                               | V    |
| VSENSE, GATE                                            | V <sub>SENSE</sub> ,<br>V <sub>GATE</sub> |                                   | Higher of -0.3<br>and (V <sub>IN</sub> - 7.4) to<br>V <sub>IN</sub> +0.4 | V    |
|                                                         |                                           | Continuous                        | -0.6 to 50                                                               | V    |
| SW                                                      | V <sub>SW</sub>                           | t < 50 ns (repetitious, <2.5 MHz) | -1.0 to 54                                                               | V    |
|                                                         |                                           | Single-event in case of Fault [4] | -1.5 to 60                                                               | V    |
| FAULT                                                   | V <sub>FAULT</sub>                        |                                   | -0.3 to 40                                                               | V    |
| APWM, EN, PWM, CLKOUT, COMP, DITH, FSET, ISET, VDD, PEB |                                           |                                   | -0.3 to 5.5                                                              | V    |
| Operating Ambient Temperature                           | T <sub>A</sub>                            | Range K                           | -40 to 125                                                               | °C   |
| Maximum Junction Temperature                            | T <sub>J(max)</sub>                       |                                   | 150                                                                      | °C   |
| Storage Temperature                                     | T <sub>stg</sub>                          |                                   | -55 to 150                                                               | °C   |

<sup>[3]</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information.

| Characteristic             | Symbol         | Test Conditions [5]                                        |    | Unit |
|----------------------------|----------------|------------------------------------------------------------|----|------|
| Package Thermal Resistance | $R_{	heta JA}$ | ES package measured on 4-layer PCB based on JEDEC standard | 37 | °C/W |

<sup>[5]</sup> Additional thermal information available on the Allegro website.



<sup>[2]</sup> Contact Allegro factory for availability of A80603KESJSR-1.

 $<sup>^{[4]}</sup>$  SW DMOS is self-protecting and will conduct when  $V_{SW}$  exceeds 60 V.

#### **Table of Contents**

| Features and Benefits                  | 1 | Clock Out Function                                 | 15 |
|----------------------------------------|---|----------------------------------------------------|----|
| Description                            | 1 | LED Current Setting                                | 16 |
| Applications                           |   | PWM Dimming                                        | 16 |
| Package                                |   | Pre-Emptive Boost (PEB)                            | 17 |
| Selection Guide                        | 2 | Analog Dimming with APWM Pin                       | 18 |
| Absolute Maximum Ratings               | 2 | Extending LED Dimming Ratio                        | 19 |
| Thermal Characteristics                |   | Analog Dimming with External Voltage               | 20 |
| Typical Application – SEPIC            |   | VDD                                                |    |
| Functional Block Diagram               |   | Shutdown                                           | 21 |
| Pinout Diagram and Terminal List       |   | Fault Detection and Protection                     | 22 |
| Electrical Characteristics             |   | LED String Partial-Short Detect                    | 22 |
| Functional Description                 |   | Overvoltage Protection                             |    |
| Enabling the IC                        |   | Boost Switch Overcurrent Protection                |    |
| Powering Up: LED Detection Phase       |   | Input Overcurrent Protection and Disconnect Switch | 24 |
| Powering Up: Boost Output Undervoltage |   | Setting the Current Sense Resistor                 |    |
| Soft Start Function                    |   | Input UVLO                                         |    |
| Frequency Selection                    |   | Fault Protection During Operation                  |    |
| Synchronization                        |   | Fault Recovery Mechanism                           |    |
| Loss of External Sync Signal           |   | Package Outline Drawing                            |    |
| Switching Frequency Dithering          |   | ŭ ŭ                                                |    |



Figure 2: Typical application showing SEPIC configuration for flexible input/output voltage ratio



Figure 3: Functional Block Diagram



#### PINOUT DIAGRAM AND TERMINAL LIST



Package ES, 24-Pin QFN Pinouts

#### **Terminal List Table**

| Termina | LIST TABLE |                                                                                                                                                                                                                                                                                                                                         |
|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number  | Name       | Function                                                                                                                                                                                                                                                                                                                                |
| 1       | FAULT      | The pin is an open-drain type configuration that will be pulled low when a fault occurs. Connect a 10 k $\Omega$ resistor between this pin and desired logic level voltage.                                                                                                                                                             |
| 2       | CLKOUT     | Logic output representing the switching frequency of internal boost oscillator. This allows other converters to be synchronized to the same f <sub>SW</sub> with the same dithering modulation, if applicable. Output is active as long as EN = H.                                                                                      |
| 3       | VDD        | Output of internal LDO (bias regulator). Connect a 1 µF decoupling capacitor between this pin and GND.                                                                                                                                                                                                                                  |
| 4       | AGND       | LED current ground. Also serves as 'quiet' ground for analog signals.                                                                                                                                                                                                                                                                   |
| 5       | COMP       | Output of the error amplifier and compensation node. Connect a series R <sub>Z</sub> -C <sub>Z</sub> network from this pin to GND for control loop compensation.                                                                                                                                                                        |
| 6       | ISET       | Connect R <sub>ISET</sub> resistor between this pin and GND to set the 100% LED current.                                                                                                                                                                                                                                                |
| 7       | PEB        | Connect resistor to GND to adjust delay time (~2 to 9 μs) for Pre-Emptive Boost. Leave pin open for minimum PEB delay of 1 μs.                                                                                                                                                                                                          |
| 8       | DITH       | Dithering control: connect a capacitor to GND to set the dithering modulation frequency (typically 1 to 3 kHz). Connect a resistor between DITH and FSET pins to set the dithering range (such as ±5% of f <sub>SW</sub> ).                                                                                                             |
| 9       | FSET/SYNC  | Frequency/synchronization pin. A resistor R <sub>FSET</sub> from this pin to GND sets the switching frequency f <sub>SW</sub> (with dithering super-imposed) between 200 kHz and 2.3 MHz. It can also be used to synchronize f <sub>SW</sub> to an external frequency between 260 kHz and 2.3 MHz (dithering is disabled in this case). |
| 10      | APWM       | Analog dimming. Apply APWM clock (40 kHz to 1 MHz) to this pin and the duty cycle of this clock determines the LED current. Leave open or connect to GND for 100%.                                                                                                                                                                      |
| 11      | PWM        | Controls the on/off state of LED current sinks to reduce the light intensity by using pulse-width modulation. Typical PWM dimming frequency is in the range of 200 Hz to 2 kHz. EN and PWM pins may be tied together to allow single-wire dimming control.                                                                              |
| 12      | EN         | Enables the IC when this pin is pulled high. If EN goes low, the IC remains in standby mode for up to 16 ms, then shuts down completely.                                                                                                                                                                                                |
| 13-16   | LED1-4     | LED current sinks #1 to 4. Connect the cathode of each LED string to pin. Unused LED pin must be terminated to GND through a 6.19 kΩ resistor.                                                                                                                                                                                          |
| 17-18   | PGND       | Power ground for internal NMOS switching device.                                                                                                                                                                                                                                                                                        |
| 19      | OVP        | Overvoltage protection. Connect external resistor from V <sub>OUT</sub> to this pin to adjust the over voltage protection level.                                                                                                                                                                                                        |
| 20-21   | SW         | The drain of the internal NMOS switching device of the boost converter.                                                                                                                                                                                                                                                                 |
| 22      | GATE       | Output gate driver pin for external P-channel FET control.                                                                                                                                                                                                                                                                              |
| 23      | VSENSE     | Connect this pin to the negative sense side of the current sense resistor $R_{SC}$ . The threshold voltage is measured as $V_{IN} - V_{SENSE}$ . There is also a fixed ~20 $\mu$ A current sink to allow for trip threshold adjustment.                                                                                                 |
| 24      | VIN        | Input power to the IC as well as the positive input used for current sense resistor.                                                                                                                                                                                                                                                    |
| -       | PAD        | Exposed pad of the package providing enhanced thermal dissipation. Must be connected to the ground plane(s) of the PCB with at least 8 vias, directly in the pad.                                                                                                                                                                       |



ELECTRICAL CHARACTERISTICS [1]: Unless otherwise noted, specifications are valid at  $V_{IN}$  = 16 V,  $T_J$  = 25°C, • indicates specifications guaranteed over the full operating temperature range with  $T_J$  = -40°C to 125°C, typical specifications are at  $T_J$  = 25°C

| Characteristics                   | Symbol                                                  | Test Conditions                                   |   | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------------------------------------|---------------------------------------------------|---|------|------|------|------|
| INPUT VOLTAGE SPECIFICATION       | S                                                       |                                                   |   |      |      |      |      |
| Operating Input Voltage Range [3] | V <sub>IN</sub>                                         |                                                   | • | 4.5  | -    | 40   | V    |
| VIN UVLO Start Threshold          | V <sub>UVLO(rise)</sub>                                 | V <sub>IN</sub> rising                            | • | -    | -    | 4.35 | V    |
| VIN UVLO Stop Threshold           | V <sub>UVLO(fall)</sub>                                 | V <sub>IN</sub> falling                           | • | -    | _    | 3.95 | V    |
| UVLO Hysteresis [2]               | V <sub>UVLO_HYS</sub>                                   |                                                   |   | 300  | 450  | 600  | mV   |
| INPUT CURRENTS                    |                                                         |                                                   |   |      |      |      |      |
| VIN Pin Operating Current         | I <sub>OP</sub>                                         | EN and PWM = H, f <sub>SW</sub> = 2 MHz           | • | -    | 13   | 18   | mA   |
| VIN Pin Quiescent Current         | IQ                                                      | EN = H and PWM = L, f <sub>CLKOUT</sub> = 2 MHz   | • | -    | 10   | _    | mA   |
| VIN Pin Sleep Current             | I <sub>QSLEEP</sub>                                     | V <sub>IN</sub> = 16 V, V <sub>EN</sub> = 0 V     | • | -    | 2    | 10   | μA   |
| INPUT LOGIC LEVELS (EN, PWM,      | APWM)                                                   |                                                   |   |      |      |      |      |
| Input Logic Level-Low             | V <sub>IL</sub>                                         |                                                   | • | -    | _    | 0.4  | V    |
| Input Logic Level-High            | V <sub>IH</sub>                                         |                                                   | • | 1.5  | _    | _    | V    |
| Input Pull-Down Resistor          | R <sub>EN,</sub> R <sub>PWM,</sub><br>R <sub>APWM</sub> | Input = 5 V                                       |   | 60   | 100  | 140  | kΩ   |
| OUTPUT LOGIC LEVELS (CLKOU        |                                                         |                                                   |   |      |      |      |      |
| Output Logic Level-Low            | V <sub>OL</sub>                                         | 5 V < V <sub>IN</sub> < 40 V                      | • | -    | _    | 0.3  | V    |
| Output Logic Level-High           | V <sub>OH</sub>                                         | 5 V < V <sub>IN</sub> < 40 V                      | • | 1.8  | -    | -    | V    |
| CLKOUT Duty Cycle                 | D <sub>CLKOUT</sub>                                     | f <sub>SW</sub> = 2 MHz, no external sync         | • | 33   | 50   | 67   | %    |
| CLKOUT Negative Pulse Width [2]   | t <sub>CLKNPW</sub>                                     | External sync = 260 kHz to 2.3 MHz                |   | -    | 200  | _    | ns   |
| APWM PIN                          |                                                         |                                                   |   |      |      |      |      |
| APWM Frequency Range [2]          | f <sub>APWM</sub>                                       | Clock signal applied to pin                       | • | 40   | _    | 1000 | kHz  |
| APWM Duty Cycle Range [2]         | D <sub>APWM</sub>                                       | Clock signal applied to pin                       | • | 0    | _    | 90   | %    |
| VDD REGULATOR                     |                                                         |                                                   |   |      |      |      |      |
| Regulator Output Voltage          | $V_{DD}$                                                | V <sub>IN</sub> > 4.5 V, i <sub>LOAD</sub> < 1 mA |   | 4.05 | 4.25 | 4.45 | V    |
| VDD UVLO Start Threshold          | V <sub>DDUVLOrise</sub>                                 | V <sub>DD</sub> rising, no external load          |   | -    | 3.2  | _    | V    |
| VDD UVLO Stop Threshold           | V <sub>DDUVLOfall</sub>                                 | V <sub>DD</sub> falling, no external load         |   | -    | 2.65 | -    | V    |
| ERROR AMPLIFIER                   |                                                         |                                                   |   |      |      |      |      |
| Amplifier Gain [2]                | gm                                                      | V <sub>COMP</sub> = 1.5 V                         |   | -    | 1000 | _    | μA/V |
| Source Current                    | I <sub>EA(SRC)</sub>                                    | V <sub>COMP</sub> = 1.5 V                         |   | -    | -500 | _    | μA   |
| Sink Current                      | I <sub>EA(SINK)</sub>                                   | V <sub>COMP</sub> = 1.5 V                         |   | -    | +500 | -    | μA   |
| COMP Pin Pull Down Resistance     | R <sub>COMP</sub>                                       | FAULT = 0, V <sub>COMP</sub> = 1.5 V              |   | -    | 1.4  | _    | kΩ   |

Continued on the next page...



ELECTRICAL CHARACTERISTICS [1] (continued): Unless otherwise noted, specifications are valid at  $V_{IN}$  = 16 V,  $T_J$  = 25°C, • indicates specifications guaranteed over the full operating temperature range with  $T_J$  = -40°C to 125°C, typical specifications are at  $T_J$  = 25°C

| Characteristics                                  | Symbol                   | Test Conditions                                                                      |   | Min. | Тур.  | Max. | Unit  |
|--------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------|---|------|-------|------|-------|
| DITHERING CONTROL                                | ·                        |                                                                                      |   |      |       |      |       |
| DITH Pin Source Current                          | i <sub>DITH(src)</sub>   | Output current when V <sub>DITH</sub> < 0.8 V                                        |   | -    | 20    | _    | μA    |
| DITH Pin Sink Current                            | i <sub>DITH(sink)</sub>  | Output current when V <sub>DITH</sub> > 1.2 V                                        |   | -    | -20   | -    | μA    |
| OVERVOLTAGE PROTECTION                           |                          |                                                                                      |   |      |       |      |       |
| OVP Pin Voltage Threshold                        | V <sub>OVP(th)</sub>     | OVP pin connected to V <sub>OUT</sub>                                                | • | 2.2  | 2.5   | 2.8  | V     |
| OVP Pin Sense Current Threshold                  |                          | Current into OVP pin at 125°C                                                        |   | 140  | 146.5 | 153  | μA    |
| OVP PIII Sense Current Threshold                 | I <sub>OVP(th)</sub>     | Measured over temperature                                                            | • | 140  | 150   | 160  | μA    |
| OVP Sense Current Temperature<br>Coefficient [2] | Δi <sub>OVP</sub>        | Current into OVP pin                                                                 |   | -    | -36   | -    | nA/°C |
| OVP Pin Leakage Current                          | I <sub>OVPLKG</sub>      | V <sub>OUT</sub> = 16 V, EN = L                                                      | • | -    | 0.1   | 1    | μA    |
| OVP Variation at Output                          | Δ <sub>OVP</sub>         | Measured at $V_{OUT}$ when $R_{OVP}$ = 249 kΩ                                        |   | -    | -     | 5    | %     |
| Undervoltage Detection Threshold                 | \/                       | Measured at $V_{OUT}$ when $R_{OVP}$ = 249 k $\Omega$ [2]                            |   | _    | 3.3   | 4.2  | V     |
| Undervoltage Detection Threshold                 | V <sub>UVP(th)</sub>     | Measured at $V_{OUT}$ when $R_{OVP} = 0 \Omega$                                      |   | -    | 0.2   | 0.25 | V     |
| Secondary Overvoltage Protection                 | V <sub>OVP2</sub>        | Measured at SW pin; part latches when OVP2 is detected                               | • | 51   | 55    | 59   | V     |
| BOOST SWITCH                                     |                          |                                                                                      |   |      |       |      |       |
| Switch On Resistance                             | R <sub>SW</sub>          | I <sub>SW</sub> = 0.75 A, V <sub>IN</sub> = 16 V                                     | • | -    | 250   | 500  | mΩ    |
| Switch Pin Leakage Current                       | I <sub>SWLKG25</sub>     | V <sub>SW</sub> = 13.5 V, V <sub>PWM</sub> = V <sub>IL</sub> , T <sub>J</sub> = 25°C |   | -    | 0.1   | 1    | μA    |
| Switch Fill Leakage Current                      | I <sub>SWLKG85</sub> [2] | $V_{SW} = 13.5 \text{ V}, V_{PWM} = V_{IL}, T_{J} = 85^{\circ}\text{C}$              |   | -    | _     | 10   | μA    |
| Switch Pin Current Limit                         | I <sub>SW(LIM)</sub>     | IC truncates present switching cycle when primary limit is reached                   | • | 3.0  | 3.75  | 4.5  | А     |
| Secondary Switch Current Limit [2]               | I <sub>SW(LIM2)</sub>    | IC latches off when secondary limit is reached                                       |   | -    | 5.1   | _    | Α     |
| Minimum Switch On-Time                           | t <sub>SW(ON)</sub>      |                                                                                      | • | 45   | 65    | 85   | ns    |
| Minimum Switch Off-Time                          | t <sub>SW(OFF)</sub>     |                                                                                      | • | -    | 50    | 66   | ns    |
| OSCILLATOR FREQUENCY                             |                          |                                                                                      |   |      |       |      |       |
| Oscillator Frequency                             | · f                      | $R_{FSET} = 10 \text{ k}\Omega$                                                      | • | 1.95 | 2.15  | 2.35 | MHz   |
| Oscillator Frequency                             | f <sub>SW</sub>          | R <sub>FSET</sub> = 110 kΩ                                                           |   | -    | 200   | _    | kHz   |
| FSET Pin Voltage                                 | V <sub>FSET</sub>        | $R_{FSET}$ = 10 k $\Omega$                                                           |   | -    | 1.00  | _    | V     |
| SYNCHRONIZATION                                  |                          |                                                                                      |   |      |       |      |       |
| Sync Input Logic Level                           | V <sub>SYNCL</sub>       | FSET/SYNC pin logic Low                                                              | • | -    | -     | 0.4  | V     |
| Syno input Logic Level                           | V <sub>SYNCH</sub>       | FSET/SYNC pin logic High                                                             | • | 1.5  | -     | -    | V     |
| Synchronized PWM Frequency                       | f <sub>SWSYNC</sub>      |                                                                                      | • | 260  | -     | 2300 | KHz   |
| Synchronization Input Min Off-Time               | t <sub>PWSYNCOFF</sub>   |                                                                                      | • | 150  | _     | -    | ns    |
| Synchronization Input Min On-Time                | t <sub>PWSYNCON</sub>    |                                                                                      | • | 150  | _     | _    | ns    |

Continued on the next page...



ELECTRICAL CHARACTERISTICS [1] (continued): Unless otherwise noted, specifications are valid at V<sub>IN</sub> = 16 V, T<sub>J</sub> = 25°C, • indicates specifications guaranteed over the full operating temperature range with T<sub>J</sub> = -40°C to 125°C, typical specifications are at T<sub>J</sub> = 25°C

| Characteristics                                                | Symbol                 | Test Conditions                                                                                                 |   | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------|---|------|------|------|------|
| LED CURRENT SINKS                                              |                        |                                                                                                                 |   |      |      |      |      |
| LEDx Accuracy [4]                                              | Err <sub>LED</sub>     | $i_{ISET}$ = 120 μA ( $R_{ISET}$ = 8.33 kΩ),<br>$R_{FSET}$ = 10 kΩ, $V_{APWM}$ = 0 V                            | • | -    | 0.7  | 3    | %    |
| LEDx Matching                                                  | $\Delta_{LEDx}$        | $i_{ISET}$ = 120 $\mu$ A, $R_{FSET}$ = 10 $k\Omega$ , $V_{APWM}$ = 0 $V$                                        | • | _    | 0.8  | 2    | %    |
| LEDx Regulation Voltage                                        | $V_{LED}$              | Measured individually with all other LED pins tied to ≥1 V, i <sub>ISET</sub> = 120 μA, V <sub>APWM</sub> = 0 V | • | 600  | 700  | 800  | mV   |
| I <sub>ISET</sub> to I <sub>LEDx</sub> Current Gain            | A <sub>ISET</sub>      | i <sub>ISET</sub> = 120 μA, V <sub>APWM</sub> = 0 V                                                             | • | 812  | 832  | 852  | A/A  |
| ISET Pin Voltage                                               | $V_{ISET}$             |                                                                                                                 |   | 0.97 | 1    | 1.03 | V    |
| Allowable ISET Current                                         | i <sub>ISET</sub>      |                                                                                                                 | • | 20   | _    | 144  | μΑ   |
| LED String Partial-Short-Detect<br>Voltage                     | $V_{LEDSC}$            | Sensed from each LED pin to GND while its current sink is in regulation; all other LED pins tied to 1 V         | • | 4.5  | 5.2  | 6    | V    |
| LED String Partial-Short-Detect<br>Duration                    | t <sub>LEDSC</sub>     | Time required to confirm LED string partial-<br>short and pull FAULT = L                                        |   | -    | _    | 6.6  | μs   |
| LED Pin Shorted-to-GND Check Duration                          | t <sub>LEDSTG</sub>    | Wait time before proceeding with Soft-Start (if no LED pin is shorted to GND)                                   |   | -    | 1.5  | -    | ms   |
| Coff Ctart Damp I In Time                                      | 4                      | A80603                                                                                                          |   | 6.5  | 8    | 9.5  | ms   |
| Soft-Start Ramp Up Time                                        | t <sub>SSRU</sub>      | A80603-1                                                                                                        |   | 13   | 16   | 19   | ms   |
| Enable Pin Shut Down Delay                                     | $t_{\text{EN(OFF)}}$   | EN goes from High to Low; exceeding t <sub>EN(OFF)</sub> results in IC shutdown                                 | • | 10   | 16   | 22   | ms   |
| Minimum PWM Dimming On-Time                                    | t <sub>PWMH</sub>      | First and subsequent PWM pulses                                                                                 | • | -    | 0.3  | 0.4  | μs   |
| GATE PIN                                                       |                        |                                                                                                                 |   |      |      |      |      |
| Gate Pin Sink Current                                          | I <sub>GSINK</sub>     | V <sub>GS</sub> = V <sub>IN</sub> , no input OCP fault                                                          |   | -    | -113 | _    | μΑ   |
| Gate Pin Source Current                                        | I <sub>GSOURCE</sub>   | V <sub>GS</sub> = V <sub>IN</sub> - 6 V, input OCP fault tripped                                                |   | -    | 6    | _    | mA   |
| Gate Shutdown Delay When Over-<br>Current Fault Is Tripped [2] | t <sub>FAULTT</sub>    | V <sub>IN</sub> – V <sub>SENSE</sub> = 200 mV; monitored at FAULT pin                                           |   | -    | _    | 3    | μs   |
| Gate Voltage                                                   | $V_{GS}$               | Measured between GATE and VIN when gate is fully on                                                             |   | -    | -6.7 | -    | V    |
| VSENSE PIN                                                     |                        |                                                                                                                 |   |      |      |      |      |
| VSENSE Pin Sink Current                                        | i <sub>ADJ</sub>       |                                                                                                                 | • | 16   | 20   | 24   | μA   |
| VSENSE Trip Point                                              | $V_{SENSETRIP}$        | Measured between $V_{IN}$ and $V_{SENSE}$ , $R_{ADJ} = 0 \Omega$                                                | • | 88   | 100  | 110  | mV   |
| PEB PIN                                                        |                        |                                                                                                                 |   |      |      |      |      |
| PEB Delay Time                                                 | $t_{PEB}$              | i <sub>PEB</sub> = 60 μA                                                                                        |   | 2.4  | 3.2  | 4.0  | μs   |
| FAULT PIN                                                      |                        |                                                                                                                 |   |      |      |      |      |
| FAULT Pull Down Voltage                                        | $V_{FAULT}$            | I <sub>FAULT</sub> = 1 mA                                                                                       |   | -    | _    | 0.5  | V    |
| FAULT Pin Leakage Current                                      | İ <sub>FAULT-LKG</sub> | V <sub>FAULT</sub> = 5 V                                                                                        |   | _    | _    | 1    | μΑ   |
| THERMAL PROTECTION (TSD)                                       |                        |                                                                                                                 |   |      |      |      |      |
| Thermal Shutdown Threshold [2]                                 | TSD                    | Temperature rising                                                                                              |   | 155  | 170  | -    | °C   |
| Thermal Shutdown Hysteresis [2]                                | $TSD_{HYS}$            |                                                                                                                 |   | -    | 20   | _    | °C   |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing); positive current is defined as going into the node or pin (sinking).

<sup>[4]</sup> LED current is trimmed to cancel variations in both Gain and ISET voltage.



<sup>[2]</sup> Ensured by design and characterization; not production tested.

<sup>[3]</sup> Minimum  $V_{IN} = 4.5$  V is only required at startup. After startup is completed, IC can continue to operate down to  $V_{IN} = 4$  V.

#### **FUNCTIONAL DESCRIPTION**

The A80603 is a multistring LED regulator with an integrated boost switch and four precision current sinks. It incorporates a patented Pre-Emptive Boost (PEB) control algorithm to achieve PWM dimming ratio over 15,000:1 at 200 Hz. PEB control also minimizes output ripple to avoid audible noise from output ceramic capacitors.

The switching frequency can be either synchronized to an external clock or generated internally. Spread-spectrum technique (with user-programmable dithering range and modulation frequency) is provided to reduce EMI. A clock-out signal (CLK-OUT) allows other converters to be synchronized to the switching frequency of A80603.

### **Enabling the IC**

The A80603 wakes up when EN pin is pulled above logic high level, provided that VIN pin voltage is over the VIN\_UVLO threshold. The boost stage and LED channels are enabled separately by PWM = H signal after the IC powers up.

The IC performs a series of safety checks at power up, to determine if there are possible fault conditions that might prevent the system from functioning correctly. Power-up checks include:

- · VOUT shorted to GND
- LED pin shorted to GND
- FSET pin open/shorted
- ISET pin open/shorted to GND, etc.

Only if no faults were detected, then the IC can proceed to start switching.

As long as EN = H, the PWM pin can be toggled to control the brightness of LED channels by using PWM dimming. Alternatively, EN and PWM can be tied together to allow single-wire control for both power on/off and PWM dimming. If EN is pulled low for longer than 16 ms, the IC shuts off.



Figure 4: Startup showing EN, VDD, CLKOUT, and ISET (PWM = L). Note that CLKOUT is available as soon as  $V_{DD}$  ramps up, even though Boost stage and LED drivers are not yet enabled.

### **Powering Up: LED Detection Phase**

The VIN pin has an undervoltage lockout (UVLO) function that prevents the A80603 from powering up until the UVLO threshold is reached. Once the VIN pin goes above UVLO and a high signal is present on the EN pin, the IC proceeds to power up. At this point, the A80603 is going to enable the disconnect switch and will try to check if any LED pins are shorted to GND and/or are not used. The LED detection phase starts when PWM = H and the GATE voltage of the input disconnect PMOS switch is pulled down to 3.3 V below  $V_{\rm IN}$ .



Figure 5: Startup showing EN+PWM, GATE, LED1, and ISET. Switching frequency = 2.15 MHz. Note that LED Detection Phase starts as soon as GATE pin is pulled down to 3.3 V below  $\rm V_{IN}$  (provided that PWM = H).

Once the voltage threshold on VLED pins exceeds  $\sim$ 120 mV, a delay of approximately 1.5 ms is used to determine the status of the pins.

Unused LED pin should be terminated with a 6.19  $k\Omega$  resistor to GND. At the end of LED detection phase, any channel with pull down resistor is then disabled and will not contribute to the boost regulation loop.



Figure 6: How to signal an unused LED channel during startup LED detection phase

Table 1: LED Detection phase voltage threshold levels

| LED Pin<br>Voltage Measured | Interpretation                  | Outcome                                                |  |  |
|-----------------------------|---------------------------------|--------------------------------------------------------|--|--|
| < 120 mV                    | LED pin shorted to<br>GND fault | Cannot proceed with soft-start unless fault is removed |  |  |
| ~ 230 mV                    | LED channel not in use          | LED channel is removed from operation                  |  |  |
| > 340 mV                    | LED channel in use              | Proceed with soft-start                                |  |  |



Figure 7: A80603 normal startup showing all channels passed LED Detection phase. Total LED current = 100 mA  $\times$  4 (only LED1 and LED2 pin voltages are shown).



Figure 8: A80603-1 normal startup showing all channels passed LED Detection phase. Note longer soft start timer.



Figure 9: A80603 normal startup showing LED1 channel is disabled with a 6.19 k $\Omega$  resistor to GND. Total LED current = 100 mA × 3.

If an LED pin is shorted to ground, the A80603 will not proceed with soft start until the short is removed from the LED pin. This prevents the A80603 from ramping up the output voltage and putting an uncontrolled amount of current through the LEDs.

The FAULT pin is pulled low in case of LED pin shorted-to-GND fault (A80603 only), but the IC continues to retry. Once the fault is removed, the soft-start process will continue. The same applies in case of FSET or ISET pin is shorted to GND.



Figure 10: A80603; LED1 is shorted-to-GND initially, then released. After the fault is removed, the IC auto-recovers and proceeds with soft-start. FAULT is released at the end of LED detection phase.



Figure 11: A80603-1, LED1 is shorted-to-GND initially, then released. After the fault is removed, the IC auto-recovers and proceeds with soft-start. FAULT is released at the beginning of LED detection phase.



### **Power Up: Boost Output Undervoltage**

During startup, after the input disconnect switch has been enabled, the output voltage is checked through the OVP (overvoltage protection) pin. If the sensed voltage does not rise above  $V_{\rm UVP(th)}$ , the output is assumed to be at fault and the IC will not proceed with soft start. Output UVP level is linked to the OVP level programmed according to the equation:

$$V_{UVP} = V_{OVP} / 12$$

Undervoltage protection may be caused by one of the following faults:

- · Output capacitor shorted to GND
- · Boost inductor or diode open
- · OVP sense resistor open

After an UVP (undervoltage protection) fault, the A80603 is immediately shutdown and latched off. To enable the IC again, the latched fault must be cleared. This can be achieved by powering-cycling the IC, which means either:

- $\bullet$  V<sub>IN</sub> falls below falling UVLO threshold, or
- EN = L for > 16 ms.

Alternatively, latched fault can be cleared by keeping EN = H but pulling PWM = L for >16 ms. This method has the advantage that it does not interrupt the CLKOUT signal.

#### **Soft Start Function**

During startup, the A80603 ramps up its boost output voltage following a fixed slope, as determined by OVP set point and Soft-Start Timer. This technique limits the input inrush current, and ensures consistent startup time regardless of the PWM dimming duty cycle.

The soft-start process is completed when any one of the following conditions is met:

- All enabled LED channels have reached their regulation current,
- Output voltage has reached 93% of its OVP threshold, or
- Soft-start ramp time (t<sub>SSRU</sub>) has expired.

To summarize, the complete startup process of A80603 consists of:

- · Power-up error checking
- · Enabling input disconnect switch
- LED pin open/short detection
- Soft-start ramp

This is illustrated by the following startup timing diagram (not to scale):



Figure 12: Complete startup process of A80603

Explanation of Events:

- **A**: EN = H wakes up the IC.  $V_{DD}$  ramps up and CLKOUT becomes available. IC starts to pull down GATE slowly.
- **B**: When GATE is pulled down to 3.3 V below  $V_{IN}$ ,  $I_{SET}$  becomes enabled. IC is now waiting for PWM = H to startup.
- **C**: Once PWM = H, the IC checks each LEDx pins to determine if it is in use, disabled, or shorted to GND.
- D: Soft-Start begins at the completion of LED pin short-detect phase of 1.5 ms. V<sub>OUT</sub> ramps up following a fixed slope set by OVP and soft-start timer of ~8 ms (16 ms for the A80603-1).
- **E**: Soft-start terminates when all LED currents reached regulation, V<sub>OUT</sub> reached 93% OVP, or soft-start timer expired.





Figure 13: A80603 Startup Flow Chart

### **Frequency Selection**

The switching frequency of the boost regulator is programmed by a resistor connected to FSET pin. The switching frequency can be selected anywhere from 200 kHz to 2.3 MHz. The chart below shows the typical switching frequency verses FSET resistor value.



Figure 14: Switching Frequency as a function of FSET Resistance

Alternatively, the following empirical formula can be used:

Equation 1: 
$$f_{SW} = 21.5 / (R_{FSET} + 0.2)$$

where  $f_{SW}$  is in MHz and  $R_{FSET}$  is in  $k\Omega$ .

If a fault occurs during operation that will increase the switching frequency, the internal oscillator frequency is clamped to a maximum of 3.5 MHz. If the FSET pin is shorted to GND, the part will shut down. For more details, refer to the Fault Mode Table section.

### **Synchronization**

The A80603 can also be synchronized using an external clock. At power up, if the FSET pin is held low, the IC will not start. Only when the FSET pin is tristated to allow for the pin to rise to about 1 V, or when a sync clock is detected, the A80603 will then try to power up.

The basic requirement of the external sync signal is 150 ns minimum on-time and 150 ns minimum off time. The diagram below shows the timing restrictions for a synchronization clock at 2.2 MHz.



Figure 15: Pulse width requirements for an External Sync clock at 2.2 MHz

Based on the above, any clock with a duty cycle between 33% and 66% at 2.2 MHz can be used. The table below summarizes the allowable duty cycle range at various synchronization frequencies.

Table 2: Acceptable Duty Cycle range for External Sync clock at various frequencies

| Sync. Pulse Frequency | Duty Cycle Range |
|-----------------------|------------------|
| 2.2 MHz               | 33% to 66%       |
| 2 MHz                 | 30% to 70%       |
| 1 MHz                 | 15% to 85%       |
| 600 kHz               | 9% to 91%        |
| 300 kHz               | 4.5% to 95.5%    |

If it is necessary to switch over between internal oscillator and external sync during operation, ensure the transition takes place at least 500 ns after the previous PWM = H rising edge. Alternatively, execute the switchover during PWM = L only. This restriction does not apply if PWM dimming is not being used.



Figure 16: Avoid switching over between Internal Oscillator and External Sync in highlighted region

### **Loss of External Sync Signal**

Suppose the A80603 started up with a valid external SYNC signal, but the SYNC signal is lost during normal operation. In that case, one of the following happens:

- If the external SYNC signal is high impedance (open), the IC continues normal operation after approximately 5 μs, at the switching frequency set by R<sub>FSET</sub>. No FAULT flag is generated.
- If the external SYNC signal is stuck low (shorted to ground), the IC will detect an FSET-shorted-to-GND fault. FAULT pin is pulled low after approximately 10 μs, and switching is disabled. Once the FSET pin is released or SYNC signal is detected again, the IC will proceed to soft-start.

To prevent generating a fault when the external SYNC signal is stuck at low, the circuit shown below can be used. When the external SYNC signal goes low, the IC will continue to operate normally at the switching frequency set by the  $R_{\rm FSET}$ . No FAULT flag is generated.



Figure 17: Countermeasure for External Sync Stuck-at-Low Fault

It is important to use a small capacitance for the AC-coupling capacitor (220 pF in the above example). If the capacitance is too large, the IC may incorrectly declare a FSET-shorted-to-GND fault and restart.



### **Switching Frequency Dithering**

To minimize the peak EMI spikes at switching frequency harmonics, the A80603 offers the option of frequency dithering, or spread-spectrum clocking. This feature simplifies the input filters needed to meet the automotive CISPR 25 conducted and radiated emission limits.

For maximum flexibility, the A80603 allows both dithering range and modulation frequency to be independently programmable using two external components.

The Dithering Modulation Frequency is given by the approximate equation:

Equation 2: 
$$f_{DM}(kHz) = 25 / C_{DITH}(nF)$$

where  $C_{\rm DITH}$  is the value of capacitor connected from DITH pin to GND.

The dithering Range is given by the approximate equation:

Equation 3: 
$$Range(\pm\%) = 20 \times R_{FSET}/R_{DITH}$$

where  $R_{FSET}$  is the resistor from FSET pin to GND,  $R_{DITH}$  is the resistor between DITH and FSET pins.

As an example, by using  $R_{FSET}=10~k\Omega$ ,  $R_{DITH}=40.1~k\Omega$ , and  $C_{DITH}=22~nF$ , the resulted switching frequency is  $f_{SW}=2.15~MHz$  ±5% modulated at 1.1 kHz. This is illustrated by the following diagram.



Figure 18: How to Program Switching Frequency
Dithering Range and Modulation Frequency

There are no hard limits on dithering range and modulation frequency. As a general guideline, pick a dithering range between ±5% and 10%, with the modulation frequency between 1 kHz and 3 kHz. In practice, using a larger dithering range and/or higher modulation frequency do not generate any noticeable benefits.

If dithering function is not desired, it can be disabled by disconnecting the  $R_{\rm DITH}$  between DITH and FSET pins. Connect DITH pin to VDD if  $C_{\rm DITH}$  is not populated. Dithering is always disabled when  $f_{\rm SW}$  is controlled by external sync.  $R_{\rm DITH}$  and  $C_{\rm DITH}$  have no effects in this case even if they were populated.

#### **Clock Out Function**

The A80603 allows other ICs to be synchronized to its internal switching frequency through the CLKOUT pin.

The CLKOUT signal is available as soon as the IC is enabled (EN = H), even when the boost stage is not active (PWM = L). Its frequency is the same as that of the internal oscillator. Its duty cycle, however, depends on how the switching frequency is generated:

- If f<sub>SW</sub> is programmed by FSET resistor, the CLKOUT duty cycles is approximately 50%.
- If f<sub>SW</sub> is controlled by external sync, the output signal has a fixed 150 ns negative pulse width (CLKOUT = L), regardless of the external sync frequency.

This is illustrated by the following waveforms:



Figure 19: Without external sync, the CLKOUT signal has a fixed duty cycle of 50%. Delay from CLKOUT falling edge to SW falling edge is approximately 50 ns.





Figure 20: With external sync, the CLKOUT signal has a fixed negative pulse width of 200 ns. Delay from SYNC rising edge to CLKOUT falling edge is approximately 60 ns.

### **LED Current Setting**

The maximum LED current can be up to 120 mA per channel, and is set through the ISET pin. Connect a resistor  $R_{\rm ISET}$  between this pin and GND. The relation between  $I_{\rm LED}$  and  $R_{\rm ISET}$  is given below:

Equation 4:

$$\begin{split} I_{LED} &= I_{SET} \times A_{ISET} \\ I_{SET} &= V_{ISET} / R_{ISET} \\ Therefore &\, R_{ISET} = \left( V_{ISET} \times A_{ISET} \right) / I_{LED} \\ &= 832 / I_{LED} \end{split}$$

where  $I_{\rm LED}$  current is in mA and  $R_{\rm ISET}$  is in kQ.

This sets the maximum current through the LEDs, referred to as the '100% current'. The average LED current can be reduced from the 100% current level by using either PWM dimming or analog dimming.

Table 3: ISET resistor values vs. LED current. Resistances are rounded to the nearest E-96 (1%) resistor value.

| Standard Closest RISET<br>Resistor Value | LED current per channel |
|------------------------------------------|-------------------------|
| 6.98 kΩ                                  | 120 mA                  |
| 8.25 kΩ                                  | 100 mA                  |
| 10.5 kΩ                                  | 80 mA                   |
| 13.7 kΩ                                  | 60 mA                   |
| 21.0 kΩ                                  | 40 mA                   |

### **PWM Dimming**

When both EN and PWM pins are pulled high, the A80603 turns on all enabled LED current sinks. When either EN or PWM is pulled low, all LED current sinks are turned off. The compensation (COMP) pin is floated, and critical internal circuits are kept active.



Figure 21: PWM dimming operation at 20% 1 kHz. CH1 = PWM (5 V/div), CH2 = SW (20 V/div), CH3 =  $V_{OUT}$ , CH4 =  $I_{LED}$  (200 mA/div).

By using the patented Pre-Emptive Boost (PEB) control algorithm, the A80603 is able to achieve minimum PWM dimming on-time down to 300 ns. This translates to PWM dimming ratio up to 15,000:1 at the PWM dimming frequency of 200 Hz. Technical details on PEB will be explained in the next section.



Figure 22: Zoom in view for PWM on-time = 10  $\mu$ s. Notice that the LED current is shifted with respect to PWM signal. Ripple at V<sub>OUT</sub> is ~0.2 V when using 2 × 4.7  $\mu$ F MLCC as output capacitors.





Figure 23: Zoom-in view showing A80603 is able to regulate LED current at PWM on-time down to 300 ns.

The typical PWM dimming frequencies fall between 200 Hz and 1 kHz. There is no hard limit on the highest PWM dimming frequency that can be used. However at higher PWM frequency, the maximum PWM dimming ratio will be reduced. This is shown in the following table:

Table 4: Maximum PWM Dimming Ratio that can be achieved when operating at different PWM Dimming Frequency

| PWM Frequency | PWM Period | Maximum PWM<br>Dimming Ratio |
|---------------|------------|------------------------------|
| 200 Hz        | 5 ms       | 15,000:1                     |
| 1 kHz         | 1 ms       | 3,000:1                      |
| 3.3 kHz       | 300 µs     | 1,000:1                      |
| 20 kHz        | 50 µs      | 150:1                        |

#### **Pre-Emptive Boost**

The basic principle of pre-emptive boost (PEB) can be best explained by the following two waveforms. The first one shows how a conventional LED driver operates during PWM dimming operation. The second one shows that of the A80603.

Common test conditions for both cases:

PWM = 1% at 1 kHz (on-time=10  $\mu s$ ),  $f_{SW}$  = 2.15 MHz, L = 10  $\mu H,~V_{IN}$  = 12 V, LED load = 8 series (V\_{OUT} = ~25 V) at 100 mA  $\times$  4.  $C_{OUT}$  = 2  $\times$  4.7  $\mu F$  50 V 1210 MLCC. COMP:  $R_Z$  = 280  $\Omega,~C_Z$  = 68 nF.

Common scope settings:

CH1 (Yellow) = PWM (5 V/div); CH2 (Red) = Inductor current (500 mA/div); CH3 (Blue) = V<sub>OUT</sub> (1 V/div); CH4 (Green) = LED current (200 mA/div); time scale = 2 µs/div.



Figure 24: Traditional PWM Dimming operation where boost switch and LED current are enabled at the same time. Note that  $V_{OUT}$  shows overall ripple of  $\sim 0.5~V$ 

When PWM signal goes high, a conventional LED driver turns on its boost switching at the time with LED current sinks. The problem is that the inductor current takes several switching cycles to ramp up to its steady-state value before it can deliver full power to the output load. During the first few cycles, energy to the LED load is mainly supplied by the output capacitor, which results in noticeable dip in output voltage.



Figure 25: A80603 PWM dimming operation with PEB delay set to 3  $\mu$ s. Note that  $V_{OUT}$  ripple is reduced to ~0.2 V.

In the A80603, the boost switch is also enabled when PWM goes high. However, the LED current is not turned on until after a short delay of  $t_{PEB}$ . This allows the inductor current to build up before it starts to deliver the full power to LED load. During the pre-boost period,  $V_{OUT}$  actually bumps up very slightly, while the following dip is essentially eliminated. When PWM goes low, both boost switching and LED remains active for the same delay of  $t_{PEB}$ . Therefore the PWM on-time is preserved in LED current.

PEB delay can be programmed using an external resistor,  $R_{\text{PEB}}$ , from PEB pin to GND. Their relationship is shown in the following chart:



Figure 26: How PEB delay time varies with value of PEB pin resistor to GND.

Ideally,  $t_{PEB}$  is equal to the inductor current ramp up time. But the latter is affected by many external parameters, such as switching frequency, inductance,  $V_{IN}$  and  $V_{OUT}$  ratio, etc. Therefore, some experimentation is required to optimize the PEB delay time. In general for switching frequency at 2 MHz,  $t_{PEB}$  = 2.5 to 4  $\mu s$  is a good starting point.

The advantage of PEB is that even a non-optimized delay time can significantly reduce the output ripple voltage compared to a conventional LED driver.

### **Analog Dimming with APWM Pin**



Figure 27: Simplified block diagram of APWM function

The APWM pin is used in conjunction with the ISET pin to achieve analog dimming. This is a digital signal pin that internally adjusts the  $I_{\rm SET}$  current. The typical input signal frequency is between 40 kHz and 1 MHz. The duty cycle of this signal is inversely proportional to the percentage of current delivered to the LED. The relationship is shown below:



Figure 28: Showing LED current is inversely proportional to the APWM duty cycle. Test conditions:  $V_{IN}$  =12 V,  $V_{OUT}$  = 25 V (8 × WLED), total LED current = 100 mA × 4, APWM frequency = 100 kHz

As an example, a system that delivers a full LED current of 100 mA per channel would deliver 75 mA when an APWM signal with a duty-cycle of 25% is applied (because analog dimming level is 100% - 25% = 75%). This is demonstrated by the following waveforms.





Figure 29: PWM = H. Total LED current drops from 400 mA (4  $\times$  100 mA/ch) to 300 mA when APWM of 25% duty cycle is applied. Note that LED current takes ~0.5 ms to settle after change in APWM.



Figure 30: PWM = 25% at 1 kHz. Peak LED current drops from 400 mA (4 × 100 mA/ch) to 300 mA when APWM of 25% duty cycle is applied

One popular application of analog dimming is for LED brightness calibration, commonly known as 'LED Binning'. LEDs from the same manufacturer and series are often grouped into different 'bins' according to their light efficacy (lumens per watt). It is therefore necessary to calibrate the '100% current' for each LED bin, in order to achieve uniform luminosity.

To use APWM pin as a trim function, the user should first set the 100% current based on efficacy of LED from the lowest bin. When using LED with higher efficacy, the required current is then trimmed down to the appropriate level using APWM duty cycle.

As an example, assume that:

- LED from lowest bin has an efficacy of 80 lm/W
- · LED highest bin has an efficacy of 120 lm/W

Suppose the maximum LED current was set at 100 mA based LEDs from lowest bin. When using LEDs from highest bin, the current should then be reduces to 67% (80/120). This can be achieved by sending APWM clock with 33% duty cycle.

When analog dimming is not used, APWM pin should be either tied to GND or left floating (there is an internal pull-down resistor to GND).

### **Extending LED Dimming Ratio**

The dynamic range of LED brightness can be further extended, by using a combination of PWM duty cycle, APWM duty cycle, and analog dimming method.

For example, the following approach can be used to achieve a 100,000:1 dimming ratio at 200 Hz:

- Vary PWM duty cycle from 100% down to 0.01% to give 10,000:1 dimming. This requires PWM dimming on-time be reduced down to 0.5 μs.
- With PWM dimming on-time fixed at 0.5μs, vary APWM duty from 0% to 90% to reduce peak LED current from 100% down to 10%. This gives a net effect of 100,000:1 dimming.



Figure 31: How to achieve 100,000:1 dimming ratio by using both PWM and APWM. Test conditions:  $V_{IN}$  = 12 V,  $V_{OUT}$  = 25 V (8 × WLED), total LED current = 400 mA, PWM frequency = 200 Hz, APWM frequency = 100 kHz.



Note that the A80603 is capable of providing analog dimming range greater than 10:1. By applying APWM with 96% duty cycle, for example, an analog dimming range of 25:1 can be achieved. However, this requires the external APWM signal source to have very fine pulse-width resolution. At 200 kHz APWM frequency, a resolution of 50 ns is required to adjust its duty cycle by 1%.

### **Analog Dimming with External Voltage**

Besides using APWM signal, the LED current can also be reduced by using an external voltage source applied through a resistor to the ISET pin. The dynamic range of this type of dimming is dependent on the ISET pin current. The recommended  $i_{SET}$  range is from 20  $\mu A$  to 144  $\mu A$  for the A80603. Note that the IC will continue to work at  $i_{SET}$  below 20  $\mu A$ , but the relative error in LED current becomes larger at lower dimming level.

Below is a typical application circuit using a DAC (digital-analog converter) to control the LED current. The ISET current (which directly controls the LED current) is normally set as  $V_{ISET}/R_{ISET}$ . The DAC voltage can be higher or lower than  $V_{ISET}$ , thus adjusting the LED current to a lower or higher value.



Figure 32: Adjusting LED current with an external voltage source

Equation 5:

$$i_{ISET} = \frac{V_{ISET}}{R_{ISET}} - \left[ \frac{VDAC - V_{ISET}}{R2} \right]$$

where  $V_{ISET}$  is the ISET pin voltage (typically 1.0 V), and VDAC is the DAC output voltage.

When VDAC is higher than 1.00 V, the LED current is reduced.

When VDAC is lower than 1.00 V, the LED current is increased.

Some common applications for the above scheme include:

- · LED binning
- Thermal fold-back using external NTC (negative temperature coefficient) thermistor

In the following application example, the thermistor used is NTC-S0805E3684JXT (680 k $\Omega$  @ 25°C). R1 = 336 k $\Omega$ , R2 = 20 k $\Omega$ , and R3 = 8.45 k $\Omega$ . The LED current per channel is reduced from 97 mA at 25°C to 34 mA at 125°C.



Figure 33: Thermal foldback of LED current using NTC thermistor

ILED VS Temperature with NTC Circuit



Figure 34: LED current varies with temperature when using thermistor NTCS0805E3684JXT for thermal foldback

#### **VDD**

The VDD pin provides regulated bias supply for internal circuits. Connect a  $C_{VDD}$  capacitor with a value of 1  $\mu F$  or greater to this pin. The internal LDO can deliver up to 2 mA of current with a typical VDD voltage of about 4.25 V. This allows it to serve as the pull up voltage for FAULT pin.

#### Shutdown

If EN pin is pulled low for longer than  $t_{\rm EN(OFF)}$  (~16 ms), the A80603 enters shutdown (sleep mode). The next time EN pin goes high, all internal fault registers are cleared. The IC needs to go through a complete soft start process after PWM goes high.



Figure 35: After EN = L for  $\sim$ 16 ms, the IC completely shuts down so VDD (Blue) decays.

There is an alternative way to reset the internal fault status registers. By keeping EN = H and PWM = L for longer than 16 ms, the A80603 clears all internal fault registers but does not go into sleep mode. The next time PWM pin goes high, the IC will still go through soft start process. The difference is that VDD voltage and CLKOUT signal are always available as long as EN = H.



Figure 36: As long as EN = H, the IC does not shut down VDD and CLKOUT. But internal latched faults are cleared by PWM = L for ~16 ms.



#### FAULT DETECTION AND PROTECTION

### **LED String Partial-Short Detect**

All LED current sink pins (LED1 to LED4) are designed to withstand the maximum output voltage, as specified in the Absolute Maximum Ratings table. This prevents the IC from being damaged if  $V_{OUT}$  is directly applied to an LED pin due to an output connector short.

In case of direct-short or partial-shorted fault in any LED string during operation, the LED pin with voltage exceeding  $V_{\rm LEDSC}$  will be removed from regulation. This prevents the IC from dissipating too much power due to large voltage drop across the LED current sink.



Figure 37: A80603 Normal startup sequence showing voltage at LED1 and LED2 pins.  $V_{IN}$  = 6 V, output = 8 × WLED in series, current = 4 × 100 mA



Figure 38: A80603 startup sequence when LED string#2 has a partial-short fault (6 × WLED instead of 8). As soon as LED2 pin rises above  $V_{LEDSC}$  (~5 V), the channel is disabled and FAULT = Low.

For the A80603 only, the FAULT pin is pulled low in case any LED string is directly or partially shorted. However, the rest of the LED strings continue to operate. The FAULT pin is latched at low until it is reset by either EN = L or PWM = L for >16 ms.



Figure 39: A80603-1 startup sequence when LED string#2 has a partial-short fault ( $6 \times WLED$  instead of 8). As soon as LED2 pin rises above  $V_{I-EDSC}$  (~5 V), the channel is disabled but FAULT remains High.

At least one LED pin must be at regulation voltage (below ~1.2 V) for the LED string partial-short detection to activate. In case all of the LED pins are above regulation voltage (this could happen when the input voltage rises too high for the LED strings), they will continue to operate normally.

#### Overvoltage Protection

The A80603 offers a programmable output overvoltage protection (OVP), plus a fixed secondary overvoltage protection (OVP2).

The OVP pin has a threshold level of 2.5 V typical. Overvoltage protection is tripped when current into this pin exceeds  ${\sim}150~\mu A.$  A resistor can be used to set the OVP threshold up to 40 V approximately. This is sufficient for driving 11 white LEDs in series.

The formula for calculating the OVP resistor is shown below:

Equation 6: 
$$R_{OVP} = (V_{OVP} - V_{OVP(th)}) / i_{OVP(th)}$$

where  $V_{OVP}$  is the desired OVP threshold,  $V_{OVP(th)} = 2.5 \text{ V}$  typical,  $i_{OVP(th)} = 150 \mu A$  typical.

To determine the desired OVP threshold, take the maximum LED string voltage at cold and add  $\sim$ 10% margin on top of it.



The OVP event is not a latched fault and, by itself, does not pull the FAULT pin to low. If the OVP condition occurs during a load dump, for example, the IC will stop switching but not shut down.

There are several possibilities of why an OVP condition is encountered during operation. The two most common being an open LED string and a disconnected output connector.

The waveform below shows a typical OVP condition. When one LED string becomes open, current through its LED driver drops to zero. The A80603 responses by boosting the output voltage higher. When output reaches OVP threshold, the LED string without current is removed from regulation. The rest of LED strings continue to draw current and drain down  $V_{\rm OUT}$ . Once  $V_{\rm OUT}$  falls below ~97% OVP, boost will resume switching to power the remaining LED strings.



Figure 40: An open-LED string faults causes  $V_{OUT}$  to ramp up and trip OVP. The A80603 then disables the open LED string and continues with remaining strings.

The A80603 also has a fixed secondary overvoltage protection to protect its internal switch. If the boost Schottky diode suddenly becomes open during normal operation, the energy stored in the inductor will force SW node voltage to increase rapidly. Once voltage on the SW pin exceeds OVP2, switching and all LED drivers are disabled. The IC remains latched off until it is reset.



Figure 41: An open-diode fault is introduced during normal operation. SW voltage jumps to ~70 V, causing the MOSFET to self-conduct and dissipate energy in the inductor.

It should be noted that the SW MOSFET in A80603 is designed to avalanche and dissipate the excess energy safely in case of open-diode fault. Therefore the IC is not damaged even though SW node rises above AbsMax rating momentarily.

#### **Boost Switch Overcurrent Protection**

The boost switch is protected with cycle-by-cycle current limiting set at typical 3.75 A, minimum 3.0 A. The waveform below shows normal switching at  $V_{\rm IN}$  = 6 V,  $V_{\rm OUT}$  = 25 V, and total LED current 400 mA.



Figure 42: Normal switching waveform at  $V_{IN}$  = 6 V showing the SW node voltage (Red) and inductor current (Green).



When the input voltage is reduced further, input current increases and peak switch current reaches 3.2 A. SW\_OCP is tripped and the IC skips a switching cycle to reduce the current



Figure 43: When peak current in SW pin reaches ~3.2 A, overcurrent protection kicks in and the IC skips a switching cycle.

There is also a secondary current limit ( $I_{SW(LIM2)}$ ) that is sensed on the boost switch. This current limit once detected immediately shuts down the A80603. This current limit is set at about 33% higher than the pulse-by-pulse current limit. It is to protect the switch from destructive current spikes in case the boost inductor is shorted. Once this limit is tripped, the A80603 will immediately shut down and latch off.

### Input Overcurrent Protection and Disconnect Switch



Figure 44: Optional input disconnect switch using a PMOSFET

The primary function of the input disconnect switch is to protect the system and the device from catastrophic input currents during a fault condition. If the input current level goes above the preset current limit threshold, the part will be shut down in less than 3  $\mu$ s. This is a latched condition. The fault flag is also set to indicate a fault. This feature protects the input from drawing too much current during heavy load. It also prevents catastrophic failure in the system due to a short of the inductor or output capacitors shorted to GND.

The waveform below illustrates the typical input overcurrent fault condition. As soon as input OCP limit is reached, the part disables the gate of the disconnect switch Q1 and latches off.



Figure 45: Startup into an output shorted-to-GND fault. Input OCP is tripped when current (Green trace) exceeds 4 A. PMOS Gate (Red) is turned off immediately and IC latches off.

During startup when Q1 first turns on, an inrush current flows through Q1 into the output capacitance. If Q1 turns on too fast (due to its low gate capacitance), the inrush current may trip input OCP limit. In this case, an external gate capacitance  $C_G$  is added to slow down the turn-on transition. Typical value for  $C_G$  is around 4.7 to 22 nF. Do not make  $C_G$  too large, since it also slows down the turn-off transient during a real input OCP fault.

### Setting the Current Sense Resistor

The typical threshold for the current sense is 100 mV when  $R_{\rm ADJ}$  is 0  $\Omega.$  The A80603 can have this voltage trimmed using the  $R_{\rm ADJ}$  resistor. The typical trip point should be set to at least 3.75 A, which coincides with the cycle-by-cycle peak current limit typical threshold. A sample calculation is done below for 4.2 A of input current.

When R<sub>ADJ</sub> is not used:

Equation 7:  $V_{SENSETRIP} = R_{SC} \times i_{SENSE} = 100 \text{ mV}$ 



The desired sense resistor is  $R_{SC} = 100 \text{ mV} / 4.2 \text{ A} = 23.8 \text{ m}\Omega$ . But this is not a standard E-24 resistor value. Pick the closest lower value which is  $22 \text{ m}\Omega$ .

When R<sub>ADJ</sub> is used:

Equation 8: 
$$V_{SENSETRIP} = R_{SC} \times i_{SENSE} + R_{ADJ} \times i_{ADJ}$$

Therefore

$$R_{ADJ} = [V_{SENSETRIP} - (R_{SC} \times i_{SENSE})] / i_{ADJ}$$
  
=  $[100 \text{ mV} - 92.4 \text{ mV}] / 20 \text{ } \mu A = 380 \text{ } \Omega$ 

### **Input UVLO**

When  $V_{IN}$  and  $V_{SENSE}$  rise above  $V_{UVLOrise}$  threshold, the A80603 is enabled. The IC is disabled when  $V_{IN}$  falls below  $V_{UVLOFISE}$  threshold for more than 50  $\mu$ s. This small delay is used to avoid shutting down because of momentary glitches in the input power supply.

### **Fault Protection During Operation**

The A80603 constantly monitor the state of the system to determine if any fault conditions occur during normal operation. The response to a triggered fault condition is summarized in the table below. It is important to note that there are several points at which the A80603 monitors for faults during operation. The locations are input current, switch current, output voltage, switch voltage, and LED pins. Some of the protection features might not be active during startup to prevent false triggering of fault conditions.

The possible fault conditions that the part can detect include:

- Open LED Pin or open LED string
- · Shorted or partially shorted LED string
- LED pin shorted to GND
- · Open or shorted boost diode
- Open or shorted boost inductor
- · VOUT short to GND
- · SW shorted to GND
- · ISET shorted to GND
- FSET shorted to GND
- Input disconnect switch drain shorted to GND

Note that some of these faults will not be protected if the input disconnect switch is not being used. An example of this is VOUT short to GND fault.



Table 5: A80603 Fault Mode Table

| Fault Name                                                                 | Туре                       | Active           | Fault Flag<br>Set | Description                                                                                                                                                                                                                                                                                                                                                                              | Boost Switch              | Disconnect<br>Switch | LED Sink drivers                           |
|----------------------------------------------------------------------------|----------------------------|------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|--------------------------------------------|
| Primary Switch Overcurrent<br>Protection (Cycle-By-Cycle<br>Current Limit) | Auto-restart               | Always           | NO                | This fault condition is triggered when the SW current exceeds the cycle-by-cycle current limit, I <sub>SW(LIM)</sub> .The present SW on-time is truncated immediately to limit the current. Next switching cycle starts normally.                                                                                                                                                        | Off for a single cycle    | ON                   | ON                                         |
| Secondary Switch Current<br>Limit                                          | Latched<br>Off             | Always           | YES               | When current through boost switch exceeds secondary SW current limit (i <sub>SW(LIM2)</sub> ) the device immediately shuts down the disconnect switch, LED drivers and boost. The Fault flag is set. To reset the fault the EN or PWM pin needs to be pulled low for 16 ms.                                                                                                              | OFF                       | OFF                  | OFF                                        |
| Input Disconnect Current<br>Limit                                          | Latched<br>Off             | Always           | YES               | The device is immediately shut off if the voltage across the input sense resistor is above the V <sub>SENSEtrip</sub> threshold. To reset the fault the EN or PWM pin must be pulled low for 16 ms.                                                                                                                                                                                      | OFF                       | OFF                  | OFF                                        |
| Secondary OVP                                                              | Latched<br>Off             | Always           | YES               | Secondary overvoltage protection is used for open diode detection. When diode D1 opens, the SW pin voltage will increase until $V_{\rm OVP(SEC)}$ is reached . This fault latches the IC. The input disconnect switch and LED drivers are disabled. To reset the fault the EN or PWM pin needs to be pulled low for 16 ms.                                                               | OFF                       | OFF                  | OFF                                        |
| LEDx Pin Shorted to GND                                                    | Auto-restart               | Startup          | YES               | If any of the LED pins is determined to be shorted to GND when PWM first goes high, soft-start process is halted. Only when the short is removed, then soft-start is allowed to proceed.                                                                                                                                                                                                 | OFF                       | ON                   | OFF                                        |
| LEDx Pin Open                                                              | Auto-restart               | Normal operation | YES               | If an LED string is not getting enough current, the device will first respond by increasing the output voltage until OVP is reached. Any LED string that is still not in regulation will be disabled. The device will then go back to normal operation by reducing the output voltage to the appropriate voltage level.                                                                  | ON                        | ON                   | OFF for open pins. ON for all others.      |
| ISET Short Protection                                                      | Auto-restart               | Always           | YES               | Fault occurs when the ISET current goes above 150% of max current. The boost will stop switching and the IC will disable the LED sinks until the fault is removed. When the fault is removed, the IC will try to regulate to the preset LED current.                                                                                                                                     | OFF                       | ON                   | OFF                                        |
| FSET/SYNC Short<br>Protection                                              | Auto-restart               | Always           | YES               | Fault occurs when the FSET current goes above 150% of max current. The boost will stop switching, Disconnect switch will turn off and the IC will disable the LED sinks until the fault is removed. When the fault is removed, the IC will try to restart with soft-start.                                                                                                               | OFF                       | OFF                  | OFF                                        |
| Overvoltage Protection                                                     | Auto-restart               | Always           | NO                | Fault occurs when current into OVP pin exceeds $i_{OVP(th)}$ (typically 150 $\mu$ A). The IC will immediately stop switching but keep the LED drivers active, to drain down the output voltage. Once the output voltage decreases to ~97% OVP level, the IC will restart switching to regulate the output current.                                                                       | STOP during<br>OVP event. | ON                   | ON                                         |
| Undervoltage Protection                                                    | Auto-restart               | Always           | YES               | Device immediately shuts off boost and current sinks if the voltage at VOUT is below V <sub>UVP(th)</sub> . This may happen if VOUT is shorted to GND, or boost diode is open before startup. It will auto-restart once the fault is removed.                                                                                                                                            | OFF                       | ON                   | OFF                                        |
| LED String Partial Short<br>Detection                                      | Latched<br>and<br>Continue | Always           | YES               | Fault occurs if an LED pin voltage exceeds $V_{LEDSC}$ with its current sink in regulation, while at least one other LED pin is below ~1.2 V. This may happen when two or more LEDs are shorted within a string. The LED string exceeding the threshold will then be disabled and removed from operation. This fault cannot be detected if PWM ontime is < $t_{LEDSD}$ (5.5 $\mu$ s max) | ON                        | ON                   | OFF for shorted string. ON for all others. |
| Overtemperature Protection                                                 | Auto-restart               | Always           | YES               | Fault occurs when the die temperature exceeds the over-temperature threshold, typically 170°C. IC will restart after temperatures drops lower by T <sub>SDHYS</sub>                                                                                                                                                                                                                      | OFF                       | OFF                  | OFF                                        |
| V <sub>IN</sub> UVLO                                                       | Auto-restart               | Always           | NO                | Fault occurs when $\rm V_{IN}$ drops below $\rm V_{UVLO(fall)},$ which is $\rm 3.9~V$ max. This fault resets all latched faults.                                                                                                                                                                                                                                                         | OFF                       | OFF                  | OFF                                        |



Table 6: A80603-1 Fault Mode Table

| Fault Name                                                                 | Туре           | Active              | Fault Flag<br>Set | Description                                                                                                                                                                                                                                                                                                                                                                              | Boost Switch              | Disconnect<br>Switch | LED Sink drivers                           |
|----------------------------------------------------------------------------|----------------|---------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|--------------------------------------------|
| Primary Switch Overcurrent<br>Protection (Cycle-By-Cycle<br>Current Limit) | Auto-restart   | Always              | NO                | This fault condition is triggered when the SW current exceeds the cycle-by-cycle current limit, I <sub>SW(LIM)</sub> . The present SW on-time is truncated immediately to limit the current. Next switching cycle starts normally.                                                                                                                                                       | Off for a single cycle    | ON                   | ON                                         |
| Secondary Switch Current<br>Limit                                          | Latched<br>Off | Always              | YES               | When current through boost switch exceeds secondary SW current limit (i <sub>SW(LIM2)</sub> ) the device immediately shuts down the disconnect switch, LED drivers and boost. The Fault flag is set. To reset the fault the EN or PWM pin needs to be pulled low for 16 ms.                                                                                                              | OFF                       | OFF                  | OFF                                        |
| Input Disconnect Current<br>Limit                                          | Latched<br>Off | Always              | YES               | The device is immediately shut off if the voltage across the input sense resistor is above the V <sub>SENSEtrip</sub> threshold. To reset the fault the EN or PWM pin must be pulled low for 16 ms.                                                                                                                                                                                      | OFF                       | OFF                  | OFF                                        |
| Secondary OVP                                                              | Latched<br>Off | Always              | YES               | Secondary overvoltage protection is used for open diode detection. When diode D1 opens, the SW pin voltage will increase until $V_{OVP(SEC)}$ is reached . This fault latches the IC. The input disconnect switch and LED drivers are disabled. To reset the fault the EN or PWM pin needs to be pulled low for 16 ms.                                                                   | OFF                       | OFF                  | OFF                                        |
| LEDx Pin Shorted to GND                                                    | Auto-restart   | Startup             | NO *              | If any of the LED pins is determined to be shorted to GND when PWM first goes high, soft-start process is halted. Only when the short is removed, then soft-start is allowed to proceed.                                                                                                                                                                                                 | OFF                       | ON                   | OFF                                        |
| LEDx Pin Open                                                              | Auto-restart   | Normal<br>operation | NO *              | If an LED string is not getting enough current, the device will first respond by increasing the output voltage until OVP is reached. Any LED string that is still not in regulation will be disabled. The device will then go back to normal operation by reducing the output voltage to the appropriate voltage level.                                                                  | ON                        | ON                   | OFF for open pins. ON for all others.      |
| ISET Short Protection                                                      | Auto-restart   | Always              | YES               | Fault occurs when the ISET current goes above 150% of max current. The boost will stop switching and the IC will disable the LED sinks until the fault is removed. When the fault is removed, the IC will try to regulate to the preset LED current.                                                                                                                                     | OFF                       | ON                   | OFF                                        |
| FSET/SYNC Short<br>Protection                                              | Auto-restart   | Always              | YES               | Fault occurs when the FSET current goes above 150% of max current. The boost will stop switching, Disconnect switch will turn off and the IC will disable the LED sinks until the fault is removed. When the fault is removed, the IC will try to restart with soft-start.                                                                                                               | OFF                       | OFF                  | OFF                                        |
| Overvoltage Protection                                                     | Auto-restart   | Always              | NO                | Fault occurs when current into OVP pin exceeds $i_{OVP(th)}$ (typically 150 $\mu$ A). The IC will immediately stop switching but keep the LED drivers active, to drain down the output voltage. Once the output voltage decreases to ~97% OVP level, the IC will restart switching to regulate the output current.                                                                       | STOP during<br>OVP event. | ON                   | ON                                         |
| Undervoltage Protection                                                    | Auto-restart   | Always              | YES               | Device immediately shuts off boost and current sinks if the voltage at VOUT is below V <sub>UVP(th)</sub> . This may happen if VOUT is shorted to GND, or boost diode is open before startup. It will auto-restart once the fault is removed.                                                                                                                                            | OFF                       | ON                   | OFF                                        |
| LED String Partial Short<br>Detection                                      | Auto-restart   | Always              | NO *              | Fault occurs if an LED pin voltage exceeds $V_{LEDSC}$ with its current sink in regulation, while at least one other LED pin is below ~1.2 V. This may happen when two or more LEDs are shorted within a string. The LED string exceeding the threshold will then be disabled and removed from operation. This fault cannot be detected if PWM ontime is < $t_{LEDSD}$ (5.5 $\mu$ s max) | ON                        | ON                   | OFF for shorted string. ON for all others. |
| Overtemperature Protection                                                 | Auto-restart   | Always              | YES               | Fault occurs when the die temperature exceeds the over-temperature threshold, typically 170°C. IC will restart after temperatures drops lower by T <sub>SDHYS</sub>                                                                                                                                                                                                                      | OFF                       | OFF                  | OFF                                        |
| V <sub>IN</sub> UVLO                                                       | Auto-restart   | Always              | NO                | Fault occurs when $V_{\rm IN}$ drops below $V_{\rm UVLO(fall)},$ which is $3.9~\rm V$ max. This fault resets all latched faults.                                                                                                                                                                                                                                                         | OFF                       | OFF                  | OFF                                        |

<sup>\*</sup> Indicates different behavior between A80603 and A80603-1.



### A80603 Fault Recovery Mechanism



\* Note: Fault conditions may be detected in any state or during any state transition. Most faults are non-latching, meaning the IC will auto-restart as soon as the fault is removed. Only the following faults are latching: Input Disconnect Overcurrent, SW Secondary OCP, and SW Secondary OVP.

Latching faults can only be cleared by:

- 1. Reset the IC by bring VIN below UVLO,
- 2. Reset the IC by bring EN=L for >16 ms, or
- 3. EN=H and PWM=L for >16 ms.

The last method has the advantage that it does not interrupt the CLKOUT signal. In case the fault condition (e.g. VOUT shorted to GND) is still present when the latching fault is cleared by PWM=L for >16 ms, the IC will trip fault once again and stay latched off.



#### PACKAGE OUTLINE DRAWING

### For Reference Only - Not for Tooling Use

Reference Allegro DWG-2871 (Rev. A) or JEDEC MO-220WGGD.

Dimensions in millimeters – NOT TO SCALE.

Exact case and lead configuration at supplier discretion within limits shown.



Figure 46: Package ES, 24-Pin 4 mm × 4 mm QFN with Exposed Thermal Pad and Wettable Flank

#### **Revision History**

| Number | Date          | Description     |  |
|--------|---------------|-----------------|--|
| -      | March 4, 2019 | Initial release |  |

Copyright 2019, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

