

#### **Product Change Notification - SYST-19PVWF940**

Date:

20 Nov 2018

**Product Category:** 

8-bit Microcontrollers

Affected CPNs:



#### **Notification subject:**

ERRATA - PIC16(L)F15356/75/76/85/86 Family Silicon Errata and Data Sheet Clarification

#### **Notification text:**

SYST-19PVWF940

Microchip has released a new DeviceDoc for the PIC16(L)F15356/75/76/85/86 Family Silicon Errata and Data Sheet Clarification of devices. If you are using one of these devices please read the document located at <a href="PIC16(L)F15356/75/76/85/86 Family Silicon">PIC16(L)F15356/75/76/85/86 Family Silicon</a> Errata and Data Sheet Clarification.

**Notification Status:** Final

**Description of Change:** 1) Added Module 4: Electrical Specifications, 4.1 and 4.2. 2) Data Sheet Clarifications: Removed Modules 1 and 2. 3) Added Module 1: Interrupt-on-Change (PORTE) 4) Added Module 2: Section 4.2.3 Boot Block.

Impacts to Data Sheet: None

**Reason for Change:** To Improve Productivity

**Change Implementation Status:** Complete

**Date Document Changes Effective: 20 Nov 2018** 

**NOTE:** Please be advised that this is a change to the document only the product has not been changed.

Markings to Distinguish Revised from Unrevised Devices: N/A Attachment(s):

PIC16(L)F15356/75/76/85/86 Family Silicon Errata and Data Sheet Clarification

Please contact your local <u>Microchip sales office</u> with questions or concerns regarding this notification.

#### **Terms and Conditions:**

If you wish to <u>receive Microchip PCNs via email</u> please register for our PCN email service at our <u>PCN home page</u> select register then fill in the required fields. You will find instructions about registering for Microchips PCN email service in the <u>PCN FAQ</u> section.

If you wish to <u>change your PCN profile</u>, <u>including opt out</u>, please go to the <u>PCN home page</u> select login and sign into your myMicrochip account. Select a profile option from the left navigation bar and make the applicable selections.

#### Affected Catalog Part Numbers (CPN)

PIC16F15356-E/ML

PIC16F15356-E/MV

PIC16F15356-E/SO

PIC16F15356-E/SP

PIC16F15356-E/SS

PIC16F15356-I/ML

PIC16F15356-I/MV

PIC16F15356-I/SO

PIC16F15356-I/SP PIC16F15356-I/SS

PIC16F15356T-E/SS

PIC16F15356T-I/ML

PIC16F15356T-I/MV

PIC16F15356T-I/SO

PIC16F15356T-I/SS

PIC16F15356T-I/SSV01

PIC16F15356T-I/SSVAO

PIC16F15375-E/ML

PIC16F15375-E/MV

PIC16F15375-E/MVVAO

PIC16F15375-E/P

PIC16F15375-E/PT

PIC16F15375-I/ML

PIC16F15375-I/MV

PIC16F15375-I/P

PIC16F15375-I/PT

PIC16F15375T-I/ML

PIC16F15375T-I/MV

PIC16F15375T-I/PT

PIC16F15376-E/ML

PIC16F15376-E/MV

PIC16F15376-E/P

PIC16F15376-E/PT

PIC16F15376-I/ML

PIC16F15376-I/MV

PIC16F15376-I/P

PIC16F15376-I/PT

PIC16F15376T-I/ML

PIC16F15376T-I/MV

PIC16F15376T-I/PT

PIC16F15376T-I/PTVAO

PIC16F15385-E/MV

PIC16F15385-E/PT

PIC16F15385-I/MV

PIC16F15385-I/PT

PIC16F15385T-E/MV

Date: Tuesday, November 20, 2018

#### SYST-19PVWF940 - ERRATA - PIC16(L)F15356/75/76/85/86 Family Silicon Errata and Data Sheet Clarification

PIC16F15385T-I/MV

PIC16F15385T-I/PT

PIC16F15386-E/MV

PIC16F15386-E/PT

PIC16F15386-I/MV

PIC16F15386-I/PT

PIC16F15386T-I/MV

PIC16F15386T-I/PT

PIC16LF15356-E/ML

PIC16LF15356-E/MV

PIC16LF15356-E/MVVAO

PIC16LF15356-E/SO

PIC16LF15356-E/SP

PIC16LF15356-E/SS

PIC16LF15356-I/ML

PIC16LF15356-I/MV

PIC16LF15356-I/SO

PIC16LF15356-I/SP

PIC16LF15356-I/SS

PIC16LF15356T-E/SS

PIC16LF15356T-I/ML

PIC16LF15356T-I/MV

PIC16LF15356T-I/SO

PIC16LF15356T-I/SS

PIC16LF15375-E/ML

PIC16LF15375-E/MV

PIC16LF15375-E/P

PIC16LF15375-E/PT

PIC16LF15375-I/ML

PIC16LF15375-I/MV

PIC16LF15375-I/P

PIC16LF15375-I/PT

PIC16LF15375T-I/ML

PIC16LF15375T-I/MV

PIC16LF15375T-I/PT

PIC16LF15376-E/ML

PIC16LF15376-E/MV

PIC16LF15376-E/P

PIC16LF15376-E/PT

PIC16LF15376-I/ML

PIC16LF15376-I/MV

PIC16LF15376-I/P

PIC16LF15376-I/PT

PIC16LF15376T-I/ML

PIC16LF15376T-I/MV

PIC16LF15376T-I/PT

PIC16LF15385-E/MV

PIC16LF15385-E/PT

PIC16LF15385-I/MV

Date: Tuesday, November 20, 2018

#### $SYST-19PVWF940-ERRATA-PIC16(L)F15356/75/76/85/86\ Family\ Silicon\ Errata\ and\ Data\ Sheet\ Clarification$

PIC16LF15385-I/PT

PIC16LF15385T-E/MV

PIC16LF15385T-I/MV

PIC16LF15385T-I/PT

PIC16LF15386-E/MV

PIC16LF15386-E/PT

PIC16LF15386-I/MV

PIC16LF15386-I/PT

PIC16LF15386T-I/MV

PIC16LF15386T-I/PT

Date: Tuesday, November 20, 2018



## PIC16(L)F15356/75/76/85/86 Family Silicon Errata and Data Sheet Clarification

The PIC16(L)F15356/75/76/85/86 family devices that you have received conform functionally to the current Device Data Sheet (DS40001866**B**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC16(L)F15356/75/76/85/86 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A2).

Data Sheet clarifications and corrections start on page 4, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate website (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - a) For MPLAB IDE 8, select <u>Programmer ></u> Reconnect.
  - b) For MPLAB X IDE, select <u>Window > Dashboard</u> and click the **Refresh Debug**Tool Status icon ( ).
- Depending on the development tool used, the part number and Device Revision ID value appear in the Output window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC16(L)F15356/75/76/85/86 silicon revisions are shown in Table 1.

TABLE 1: SILICON DEVREY VALUES

| Boot Novel or | Device ID <sup>(1)</sup> | Revision ID for | Silicon Revision <sup>(2)</sup> |
|---------------|--------------------------|-----------------|---------------------------------|
| Part Number   | Device ID(1)             | A1              | A2                              |
| PIC16F15356   | 30B0h                    | 2001h           | 2002h                           |
| PIC16LF15356  | 30B1h                    | 2001h           | 2002h                           |
| PIC16F15375   | 30B2h                    | 2001h           | 2002h                           |
| PIC16LF15375  | 30B3h                    | 2001h           | 2002h                           |
| PIC16F15376   | 30B4h                    | 2001h           | 2002h                           |
| PIC16LF15376  | 30B5h                    | 2001h           | 2002h                           |
| PIC16F15385   | 30B6h                    | 2001h           | 2002h                           |
| PIC16LF15385  | 30B7h                    | 2001h           | 2002h                           |
| PIC16F15386   | 30B8h                    | 2001h           | 2002h                           |
| PIC16LF15386  | 30B9h                    | 2001h           | 2002h                           |

- **Note 1:** The Device IDs (DEVID and DEVREV) are located at addresses 8006h and 8005h, respectively. They are shown in hexadecimal in the format "DEVID DEVREV".
  - **2:** Refer to the "PIC16(L)F153XX Memory Programming Specification" (DS40001838) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module                            | Feature                                      | Item<br>Number | Issue Summary                                                                                            | Affected<br>Revisions |    |
|-----------------------------------|----------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------|-----------------------|----|
|                                   |                                              | Number         |                                                                                                          | <b>A</b> 1            | A2 |
| Analog-to-Digital Converter (ADC) | ADC Positive<br>Voltage Reference            | 1.1            | Using FVR as the positive voltage reference to the ADC can cause missing codes in the conversion result. | Х                     | Х  |
| Development Support               | Data Breakpoints                             | 2.1            | Data breakpoints are not available on Banks 32 through 63.                                               | Х                     | Х  |
| Windowed Watchdog<br>Timer (WWDT) | Watchdog Timer<br>Clock Source               | 3.1            | WWDT does not work with SOSC as the clock source.                                                        |                       | Х  |
| Electrical Specifications         | Min. VDD<br>Specification                    | 4.1            | VDDMIN specifications are changed for LF devices only.                                                   | Х                     | Х  |
| Electrical Specifications         | Fixed Voltage<br>Reference (FVR)<br>Accuracy | 4.2            | Fixed Voltage Reference (FVR) output tolerance may be higher than specified at temperatures below -20°C. | Х                     | Х  |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A2).

## 1. Module: Analog-to-Digital Converter (ADC)

#### 1.1 ADC Positive Voltage Reference

Using the FVR as the positive voltage reference to the ADC can cause an increase in missing codes.

#### Work around

- Increase the bit conversion time, known as TAD, to 8 us.
- Use VDD as the positive voltage reference to the ADC.

#### **Affected Silicon Revisions**

|   | <b>A</b> 1 | A2 |  |  |  |
|---|------------|----|--|--|--|
| ĺ | Χ          | Х  |  |  |  |

#### 2. Module: Development Support

#### 2.1 Data Breakpoints

Data breakpoints are not available on Banks 32 through 63. Any breakpoints that are placed in Banks 32 through 63 will fail to be recognized.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

## 3. Module: Windowed Watchdog Timer (WWDT)

#### 3.1 WWDT Clock Source Selection

When the WDTCS <2:0> bits of the WDTCON1 register are set to 'b010', selecting the Secondary Oscillator SOSC 32 kHz as the clock source, the WWDT does not operate.

#### Work around

Use the LFINTOSC or MFINTOSC clock sources for the WWDT.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          |    |  |  |  |

#### 4. Module: Electrical Specifications

#### 4.1 Min VDD Specification

VDDMIN specifications are changes for LF devices only. VDDMIN at -40°C to 25°C = 2.0V.

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A1</b> | A2 |  |  |  |
|-----------|----|--|--|--|
| Х         | Х  |  |  |  |

#### 4.2 Fixed Voltage References (FVR) Accuracy

At temperatures below -20°C, the output voltage for the FVR may be greater than the levels specified in the data sheet. This will apply to all three gain amplifier settings, (1X, 2X, 4X). The affected parameter numbers found in the data sheet are: FVR01 (1X gain setting), FVR02 (2X gain setting), and FVR03 (4X gain setting).

#### Work around

None.

#### **Affected Silicon Revisions**

| <b>A</b> 1 | A2 |  |  |  |
|------------|----|--|--|--|
| Χ          | Х  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS40001866**B**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

#### 1. Module: Interrupt-On-Change (PORTE)

Bits <2:0> are unimplemented in registers IOCEP, IOCEN, and IOCEF, as indicated in the following register tables.

#### REGISTER 17-10: IOCEP: INTERRUPT-ON-CHANGE PORTE POSITIVE EDGE REGISTER

| U-0   | U-0 | U-0 | U-0 | R/W/HS-0/0            | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----------------------|-----|-----|-------|
| _     | _   | _   | _   | IOCEP3 <sup>(1)</sup> | _   | _   | _     |
| bit 7 |     |     |     |                       |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-4 **Unimplemented:** Read as '0'

bit 3 IOCEP3: Interrupt-on-Change PORTE Positive Edge Enable bit

1 = Interrupt-on-Change enabled on the pin for a positive-going edge. IOCCFx bit and IOCIF flag will be set upon detecting an edge.

0 = Interrupt-on-Change disabled for the associated pin

bit 2-0 Unimplemented: Read as '0'

**Note 1:** IF MCLRE = 1 or LVP = 1, port functionality is disabled and IOC on that pin is not available.

#### REGISTER 17-11: IOCEN: INTERRUPT-ON-CHANGE PORTE NEGATIVE EDGE REGISTER

| U-0   | U-0 | U-0 | U-0 | R/W/HS-0/0            | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----------------------|-----|-----|-------|
| _     | _   | _   | _   | IOCEN3 <sup>(1)</sup> | _   | _   | _     |
| bit 7 |     |     |     |                       |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-4 **Unimplemented:** Read as '0'

bit 3 IOCEN: Interrupt-on-Change PORTE Negative Edge Enable bit

1 = Interrupt-on-Change enabled on the pin for a negative-going edge. IOCCFx bit and IOCIF flag will be set upon detecting an edge.

0 = Interrupt-on-Change disabled for the associated pin

bit 2-0 Unimplemented: Read as '0'

Note 1: IF MCLRE = 1 or LVP = 1, port functionality is disabled and IOC on that pin is not available.

#### REGISTER 17-12: IOCEF: INTERRUPT-ON-CHANGE PORTE FLAG REGISTER

| U-0   | U-0 | U-0 | U-0 | R/W/HS-0/0            | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----------------------|-----|-----|-------|
| _     | _   | _   | _   | IOCEP3 <sup>(1)</sup> | _   | _   | _     |
| bit 7 |     |     |     |                       |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-4 Unimplemented: Read as '0'

bit 3 **IOCEF:** Interrupt-on-Change PORTE Flag bit

1 = An enabled change was detected on the associated pin Set when IOCCPx = 1 and a rising edge was detected on RCx, or when IOCCNx = 1 and a falling edge was detected on RCx.

0 = No change was detected, or the user cleared the detected change

bit 2-0 Unimplemented: Read as '0'

**Note 1:** IF MCLRE = 1 or LVP = 1, port functionality is disabled and IOC on that pin is not available.

#### 2. Module: Section 4.2.3 Boot Block

If **BBEN = 0**, the Boot Block is enabled and a specific address range is alloted as the Boot Block based on the value of the BBSIZE bits of Configuration Word (Register 5-4) and the sizes provided in Table 5-1.

## APPENDIX A: DOCUMENT REVISION HISTORY

#### Rev B Document (11/2018)

Added Module 4: Electrical Specifications, 4.1 and 4.2. Data Sheet Clarifications: Removed Modules 1 and 2. Added Module 1: Interrupt-on-Change (PORTE); Added Module 2: Section 4.2.3 Boot Block.

#### Rev A Document (1/2017)

Initial release of this document.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- · Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microeperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM, net. PICkit, PICtail, PowerSmart, PureSilicon. QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-3827-4



#### **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/

support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Tel: 951-273-7800 Raleigh, NC

Tel: 919-844-7510 New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan

Tel: 86-27-5980-5300 China - Xian

Tel: 86-29-8833-7252 **China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

**Israel - Ra'anana** Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820