# Two-Channel, 2.75kV I<sup>2</sup>C Isolator

### **General Description**

The MAX14933 is a two-channel, 2.75kV I<sup>2</sup>C digital isolator utilizing Maxim's proprietary process technology. For applications requiring 5kV of isolation, refer to the MAX14937 data sheet. The MAX14933 transfers digital signals between circuits with different power domains at ambient temperatures up to +125°C.

The device offers two bidirectional, open-drain channels for applications, such as I<sup>2</sup>C, that require data to be transmitted in both directions on the same line.

The device features independent 2.25V to 5.5V supplies on each side of the isolator. The device operates from DC to 1.7MHz and can be used in isolated I<sup>2</sup>C busses with clock stretching.

The MAX14933 is available in both a 16-pin wide-body (10.3mm x 7.5mm) and narrow-body (9.9mm x 3.9mm) SOIC package. All devices are rated for operation at ambient temperatures of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

### **Applications**

- I<sup>2</sup>C, SMBus, PMBus™ Interfaces
- Power Supplies
- Battery Management
- Instrumentation

### **Benefits and Features**

- Robust Galvanic Isolation of Digital Signals
  - Withstands 2.75kV<sub>RMS</sub> for 60s (V<sub>ISO</sub>)
  - Continuously Withstands 445V<sub>RMS</sub> (V<sub>IOWM</sub>)
  - 630V<sub>PEAK</sub> Repetitive Peak Voltage (V<sub>IORM</sub>)
  - Withstands ±10kV Surge per IEC 61000-4-5
  - 2 Packages (4mm or 8mm Creepage and Clearance)
  - > 30 Years Lifetime at Rated Working Voltage
- Interfaces Directly with Most Micros and FPGAs
  - · Accepts 2.25V to 5.5V Supplies
  - · Bidirectional Data Transfer from DC to 1.7MHz
- Low Power Consumption
  - 5.3mA per Channel Typical at 1.7MHz

## **Safety Regulatory Approvals (Pending)**

- UL According to UL1577
- · cUL According to CSA Bulletin 5A
- VDE 0884-10

Ordering Information appears at end of data sheet.

# **Functional Diagram**



PMBus is a trademark of SMIF, Inc.



# **Absolute Maximum Ratings**

| V <sub>DDA</sub> to GNDA      | 0.3V to +6V                     | Continuous Power D  |
|-------------------------------|---------------------------------|---------------------|
| V <sub>DDB</sub> to GNDB      | 0.3V to +6V                     | Wide SO (derate     |
| I/OA_ to GNDA                 | 0.3V to V <sub>DDA</sub> + 0.3V | Narrow SO (derate   |
| I/OB_ to GNDB                 | 0.3V to V <sub>DDB</sub> + 0.3V | Operating Temperate |
| Short-Circuit Duration        | 555                             | Maximum Junction 7  |
| (I/OA_ to GNDA, I/OB_ to GNDB | 3)Continuous                    | Storage Temperature |
| · = · =                       | •                               | Lood Tomporature /  |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C) |             |
|-------------------------------------------------------|-------------|
| Wide SO (derate 14.1mW/°C above +70°C)                | . 1126.8mW  |
| Narrow SO (derate 13.3mW/°C above +70°C)              | 1066.7mW    |
| Operating Temperature Range40°C                       | C to +125°C |
| Maximum Junction Temperature                          | +150°C      |
| Storage Temperature Range65°C                         | C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C      |
| Soldering Temperature (reflow)                        | +260°C      |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Package Thermal Characteristics (Note 1)**

| Wide SOIC                                          |
|----------------------------------------------------|
| Junction-to-Ambient Thermal Resistance (θJA)71°C/W |
| Junction-to-Case Thermal Resistance (θJC)23°C/W    |

### Narrow SOIC

| Junction-to-Ambient Thermal Resistance (θJA)7 | 75°C/W |
|-----------------------------------------------|--------|
| Junction-to-Case Thermal Resistance (θJC)     | 24°C/W |

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

### **DC Electrical Characteristics**

 $V_{DDA} - V_{GNDA} = +2.25 \text{V to } +5.5 \text{V}, V_{DDB} - V_{GNDB} = +2.25 \text{V to } +5.5 \text{V}, T_{A} = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = +3.3 \text{V}, V_{DDB} - V_{GNDB} = +3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted. (Note 2) (Note 3)}$ 

| PARAMETER                                    | SYMBOL                      | CONDITIONS                        | 3                       | MIN  | TYP | MAX | UNITS |
|----------------------------------------------|-----------------------------|-----------------------------------|-------------------------|------|-----|-----|-------|
| POWER SUPPLY                                 | •                           |                                   |                         |      |     |     |       |
| Operating Supply Voltage                     | V <sub>DDA</sub>            | Relative to GNDA                  | Relative to GNDA        |      |     | 5.5 | V     |
| Operating Supply Voltage                     | $V_{DDB}$                   | Relative to GNDB                  |                         | 2.25 |     | 5.5 | V     |
| Undervoltage-Lockout Threshold               | V <sub>UVLO</sub> _         | V <sub>DD</sub> rising            |                         | 1.7  | 2.0 | 2.2 | V     |
| Undervoltage-Lockout Threshold<br>Hysteresis | V <sub>UVLO</sub> _<br>HYST |                                   |                         |      | 85  |     | mV    |
|                                              | I <sub>DDA</sub>            | Side A, all channels DC or 1.7MHz | V <sub>DDA</sub> = 5V   |      | 6   | 9   |       |
|                                              |                             |                                   | V <sub>DDA</sub> = 3.3V |      | 6   | 9   |       |
| Supply Current                               |                             |                                   | V <sub>DDA</sub> = 2.5V |      | 5.9 | 9   | ]     |
| Supply Current                               |                             |                                   | V <sub>DDB</sub> = 5V   |      | 4.8 | 8   | - mA  |
|                                              | I <sub>DDB</sub>            | Side B, all channels DC or 1.7MHz | V <sub>DDB</sub> = 3.3V |      | 4.8 | 8   |       |
|                                              |                             | 1.7 (VII 12                       | V <sub>DDB</sub> = 2.5V |      | 4.7 | 8   | 1     |
| Static Output Loading                        | I <sub>I/OA</sub> _         | Side A                            | Side A                  |      |     | 3   |       |
| Static Output Loading                        | I <sub>I/OB</sub> _         | Side B                            |                         | 0.5  |     | 30  | - mA  |

# **DC Electrical Characteristics (continued)**

 $V_{DDA} - V_{GNDA} = +2.25 \text{V to } +5.5 \text{V}, V_{DDB} - V_{GNDB} = +2.25 \text{V to } +5.5 \text{V}, T_{A} = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = +3.3 \text{V}, V_{DDB} - V_{GNDB} = +3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted. (Note 2) (Note 3)}$ 

| PARAMETER                               | SYMBOL             | CONDITIONS                                                             | MIN                       | TYP | MAX                       | UNITS |
|-----------------------------------------|--------------------|------------------------------------------------------------------------|---------------------------|-----|---------------------------|-------|
| LOGIC INPUTS AND OUTPUTS                |                    |                                                                        | •                         |     |                           |       |
|                                         |                    | V <sub>I/OA</sub> relative to GNDA                                     | 0.7                       |     |                           |       |
| Input High Voltage                      | V <sub>IH</sub>    | V <sub>I/OB</sub> _ relative to GNDB                                   | 0.7 x<br>V <sub>DDB</sub> |     |                           | V     |
|                                         |                    | V <sub>I/OA</sub> _ relative to GNDA                                   |                           |     | 0.5                       |       |
| Input Low Voltage                       | V <sub>IL</sub>    | / <sub>I/OB_</sub> relative to GNDB                                    |                           |     | 0.3 x<br>V <sub>DDB</sub> | V     |
| Input/Output Logic-Low Level Difference | DV <sub>I/OL</sub> | I <sub>/OA_</sub> (Note 4), V <sub>OL</sub> - V <sub>IL</sub>          | 50                        |     |                           | mV    |
|                                         |                    | V <sub>I/OA</sub> _ relative to GNDA, I <sub>I/OA</sub> _ = 3mA sink   | 600                       |     | 900                       |       |
| Output Voltage Low                      | V <sub>OL</sub>    | V <sub>I/OA</sub> _ relative to GNDA, I <sub>I/OA</sub> _ = 0.5mA sink | 600                       |     | 850                       | mV    |
|                                         |                    | V <sub>I/OB</sub> _ relative to GNDB, I <sub>I/OB</sub> _ = 30mA sink  |                           |     | 400                       |       |
| Leakage Current                         | ΙL                 | $I/OA_ = V_{DDA}, I/OB_ = V_{DDB}$                                     | -1                        |     | +1                        | μA    |
| Input Capacitance                       | C <sub>IN</sub>    | I/OA_, I/OB_, f = 1MHz                                                 |                           | 5   |                           | pF    |

# **Dynamic Characteristics**

 $V_{DDA} - V_{GNDA} = +2.25 \text{V to } +5.5 \text{V}, V_{DDB} - V_{GNDB} = +2.25 \text{V to } +5.5 \text{V}, T_{A} = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = +3.3 \text{V}, V_{DDB} - V_{GNDB} = +3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted. (Note 5)}$ 

| PARAMETER                      | SYMBOL             |                                                                  | CONDITIONS                                                                                                                                                                    | MIN | TYP | MAX | UNITS |
|--------------------------------|--------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Common-Mode Transient Immunity | CMTI               | IN_ = GND_ or V <sub>D</sub>                                     | <sub>D_</sub> (Note 6)                                                                                                                                                        |     | 25  |     | kV/μs |
| Maximum Frequency              | f <sub>MAX</sub>   |                                                                  |                                                                                                                                                                               |     |     | 1.7 | MHz   |
|                                |                    |                                                                  | $4.5V \le V_{\text{DDA}}, V_{\text{DDB}} \le 5.5V,$ $C_{\text{LA}} = 40\text{pF}, R_{\text{A}} = 1.6\text{k}\Omega,$ $C_{\text{LB}} = 400\text{pF}, R_{\text{B}} = 180\Omega$ |     |     | 80  |       |
|                                | t <sub>FA</sub>    | I/OA_ = 0.9V <sub>DDA</sub><br>to 0.9V                           | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V,$ $C_{LA} = 40pF, R_A = 1k\Omega,$ $C_{LB} = 400pF, R_B = 120\Omega$                                                                      |     |     | 65  |       |
| Fall Time (Figure 1)           |                    |                                                                  | $2.25V \le V_{DDA}, V_{DDB} \le 2.75V,$ $C_{LA} = 40pF, R_A = 810\Omega,$ $C_{LB} = 400pF, R_B = 91\Omega$                                                                    |     |     | 55  | ns    |
| Fall Time (Figure 1)           |                    |                                                                  | $4.5V \le V_{\text{DDA}}, V_{\text{DDB}} \le 5.5V,$ $C_{\text{LA}} = 40\text{pF}, R_{\text{A}} = 1.6\text{k}\Omega,$ $C_{\text{LB}} = 400\text{pF}, R_{\text{B}} = 180\Omega$ |     |     | 35  | 115   |
|                                | t <sub>FB</sub>    | I/OB_ = 0.9V <sub>DDB</sub><br>to 0.1V <sub>DDB</sub>            | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V,$ $C_{LA} = 40pF, R_A = 1k\Omega,$ $C_{LB} = 400pF, R_B = 120\Omega$                                                                      |     |     | 45  |       |
|                                |                    |                                                                  | $2.25V \le V_{\rm DDA}, V_{\rm DDB} \le 2.75V,$ $C_{\rm LA} = 40 {\rm pF}, R_{\rm A} = 810 {\rm k}\Omega,$ $C_{\rm LB} = 400 {\rm pF}, R_{\rm B} = 91 \Omega$                 |     |     | 75  |       |
|                                |                    |                                                                  | $4.5V \le V_{DDA}, V_{DDB} \le 5.5V,$ $C_{LA} = 0$ pF, $R_A = 1.6$ kΩ, $C_{LB} = 0$ pF, $R_B = 180$ Ω                                                                         |     |     | 20  |       |
|                                | t <sub>PLHAB</sub> | I/OA_ = 0.5V <sub>DDA</sub><br>to I/OB_ =<br>0.7V <sub>DDB</sub> | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V,$ $C_{LA} = 0pF, R_A = 1k\Omega,$ $C_{LB} = 0pF, R_B = 120\Omega$                                                                         |     |     | 25  |       |
| Propogation Polov (Figure 1)   |                    |                                                                  | $2.25V \le V_{DDA}, V_{DDB} \le 2.75V,$ $C_{LA} = 0pF, R_A = 810\Omega,$ $C_{LB} = 0pF, R_B = 91\Omega$                                                                       |     |     | 35  | no    |
| Propagation Delay (Figure 1)   |                    |                                                                  | $4.5V \le V_{DDA}, V_{DDB} \le 5.5V,$ $C_{LA} = 0pF, R_A = 1.6k\Omega,$ $C_{LB} = 0pF, R_B = 180\Omega$                                                                       |     |     | 80  | ns    |
|                                | t <sub>PHLAB</sub> | I/OA_ = 0.5V <sub>DDA</sub><br>to I/OB_ = 0.4V                   | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V,$ $C_{LA} = 0pF, R_A = 1k\Omega,$ $C_{LB} = 0pF, R_B = 120\Omega$                                                                         |     |     | 95  |       |
|                                |                    |                                                                  | $2.25V \le V_{DDA}, V_{DDB} \le 2.75V,$ $C_{LA} = 0pF, R_A = 810\Omega,$ $C_{LB} = 0pF, R_B = 91\Omega$                                                                       |     |     | 110 |       |

### **Dynamic Characteristics (continued)**

 $V_{DDA} - V_{GNDA} = +2.25 \text{V to } +5.5 \text{V}, V_{DDB} - V_{GNDB} = +2.25 \text{V to } +5.5 \text{V}, T_{A} = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = +3.3 \text{V}, V_{DDB} - V_{GNDB} = +3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_{A} = +25 ^{\circ}\text{C}, \text{ unless otherwise noted. (Note 5)}$ 

| PARAMETER                    | SYMBOL             |                                                                  | CONDITIONS                                                                                                                      | MIN | TYP | MAX | UNITS |
|------------------------------|--------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|                              |                    |                                                                  | $4.5V \le V_{DDA}$ , $V_{DDB} \le 5.5V$ ,<br>$C_{LA} = 0$ pF, $R_A = 1.6$ k $\Omega$ ,<br>$C_{LB} = 0$ pF, $R_B = 180$ $\Omega$ |     |     | 25  |       |
|                              | t <sub>PLHBA</sub> | I/OB_ = 0.5V <sub>DDB</sub><br>to I/OA_ =<br>0.7V <sub>DDA</sub> | $3.0V \le V_{DDA}$ , $V_{DDB} \le 3.6V$ ,<br>$C_{LA} = 0$ pF, $R_A = 1$ k $\Omega$ ,<br>$C_{LB} = 0$ pF, $R_B = 120$ $\Omega$   |     |     | 25  |       |
| December Delevi/Fires 4)     |                    |                                                                  | $2.25V \le V_{DDA}, V_{DDB} \le 2.75V,$ $C_{LA} = 0pF, R_A = 810\Omega,$ $C_{LB} = 0pF, R_B = 91\Omega$                         |     |     | 35  |       |
| Propagation Delay (Figure 1) |                    |                                                                  | $4.5V \le V_{DDA}, V_{DDB} \le 5.5V,$ $C_{LA} = 0pF, R_A = 1.6k\Omega,$ $C_{LB} = 0pF, R_B = 180\Omega$                         |     |     | 115 | - ns  |
|                              |                    | I/OB_ = 0.5V <sub>DDB</sub><br>to I/OA_ = 0.9V                   | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V,$ $C_{LA} = 0pF, R_A = 1k\Omega,$ $C_{LB} = 0pF, R_B = 120\Omega$                           |     |     | 115 |       |
|                              |                    |                                                                  | $2.25V \le V_{DDA}, V_{DDB} \le 2.75V,$ $C_{LA} = 0pF, R_A = 810\Omega,$ $C_{LB} = 0pF, R_B = 91\Omega$                         |     |     | 125 |       |
|                              |                    |                                                                  | 4.5V ≤ V <sub>DDA</sub> , V <sub>DDB</sub> ≤ 5.5V                                                                               |     |     | 65  |       |
|                              | PWD <sub>AB</sub>  | Itplhab - tphlabl                                                | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V$                                                                                            |     |     | 65  |       |
| Pulse-Width Distortion       |                    |                                                                  | 2.25V ≤ V <sub>DDA</sub> , V <sub>DDB</sub> ≤ 2.75V                                                                             |     |     | 80  |       |
|                              |                    |                                                                  | $4.5V \le V_{DDA}, V_{DDB} \le 5.5V$                                                                                            |     |     | 95  | ns    |
|                              | PWDBA              | t <sub>PLHBA</sub> - t <sub>PHLBA</sub>                          | $3.0V \le V_{DDA}, V_{DDB} \le 3.6V$                                                                                            |     |     | 95  |       |
|                              |                    |                                                                  | 2.25V ≤ V <sub>DDA</sub> , V <sub>DDB</sub> ≤ 2.75V                                                                             |     |     | 100 |       |

### **ESD Protection**

| PARAMETER | SYMBOL | CONDITIONS                 | MIN | TYP | MAX | UNITS |
|-----------|--------|----------------------------|-----|-----|-----|-------|
| ESD       |        | Human body model, all pins |     | ±4  |     | kV    |

- Note 2: All devices are 100% production tested at  $T_A = +125$ °C. Specifications over temperature are guaranteed by design.
- **Note 3:** All currents into the device are positive; all currents out of the device are negative. All voltages are referenced to ground on the corresponding side of the device, unless otherwise noted.
- **Note 4:** This is the minimum difference between the output logic-low level and the input logic threshold. This ensures that there is no possibility of the part latching up the bus to which it is connected.
- Note 5: Not production tested. Guaranteed by design.
- Note 6: CMTI is the maximum sustainable common-mode voltage slew rate while maintaining operation. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDA and GNDB (V<sub>CM</sub> = 1000V).

# **Safety Regulatory Approvals Pending**

| UL                                                                               |
|----------------------------------------------------------------------------------|
| The MAX14933 is certified under UL1577. For more details, refer to File E351759. |
| Rated up to 2750 VRMS isolation voltage for single protection.                   |
| CUL                                                                              |
| Pending                                                                          |
| VDE                                                                              |
| Pending                                                                          |
| TUV                                                                              |
| Pending                                                                          |

# **Insulation Characteristics**

| PARAMETER                                 | SYMBOL            | CONDITIONS                                                              | VALUE     | UNITS          |  |
|-------------------------------------------|-------------------|-------------------------------------------------------------------------|-----------|----------------|--|
| Partial Discharge Test Voltage            | V <sub>PR</sub>   | Method B1 = V <sub>IORM</sub> x 1.875 (t = 1s, partial discharge < 5pC) | 1182      | $V_{P}$        |  |
| Maximum Repetitive Peak Isolation Voltage | V <sub>IORM</sub> |                                                                         | 630       | V <sub>P</sub> |  |
| Maximum Working Isolation Voltage         | V <sub>IOWM</sub> |                                                                         | 445       | $V_{RMS}$      |  |
| Maximum Transient Isolation Voltage       | V <sub>IOTM</sub> | t = 1s                                                                  | 4600      | $V_{P}$        |  |
| Maximum Withstand Isolation Voltage       | V <sub>ISO</sub>  | f = 60Hz, duration = 60s                                                | 2750      | $V_{RMS}$      |  |
| Maximum Surge Isolation Voltage           | V <sub>IOSM</sub> | Basic insulation                                                        | 10        | kV             |  |
| Insulation Resistance                     | R <sub>S</sub>    | T <sub>A</sub> = +150°C<br>V <sub>IO</sub> = 500V                       | > 109     | Ω              |  |
| Barrier Capacitance Input-to-Output       | CIO               | f = 1MHz                                                                | 2         | pF             |  |
| Minimum Craanaga Diatanag                 | 000               | Wide SOIC                                                               | 8         |                |  |
| Minimum Creepage Distance                 | CPG               | Narrow SOIC                                                             | 4         | mm             |  |
| Minimum Clearance Distance                | CLD               | Wide SOIC                                                               | 8         |                |  |
| Minimum Clearance Distance                | CLR               | Narrow SOIC                                                             | 4         | mm             |  |
| Internal Clearance                        |                   | Distance through insulation                                             | 0.015     | mm             |  |
| Comparative Tracking Resistance Index     | CTI               | Material Group II (IEC 60112)                                           | 575       |                |  |
| Climatic Category                         |                   |                                                                         | 40/125/21 |                |  |



Figure 1. Test Circuit (A) and Timing Diagram (B)

# **Typical Operating Characteristics**

 $V_{DDA}$  -  $V_{GNDA}$  = +3.3V,  $V_{DDB}$  -  $V_{GNDB}$  = +3.3V,  $V_{GNDA}$  =  $V_{GNDB}$ ,  $V_{GNDA}$  = +25°C, unless otherwise noted.

























# **Pin Configuration**



# **Pin Description**

| PIN    | NAME                                                                                                            | FUNCTION                                                                                                           | VOLTAGE RELATIVE TO |
|--------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------|
| 1, 7   | GNDA                                                                                                            | Ground Reference For Side A. Ensure both pins 1 and 7 are connected to GNDA.                                       | _                   |
| 2, 8   | I.C.                                                                                                            | Internally Connected. Connect to GNDA or leave unconnected.                                                        | GNDA                |
| 4, 13  | N.C.                                                                                                            | No Connection. Not internally connected.                                                                           | _                   |
| 3      | V <sub>DDA</sub>                                                                                                | Power Supply. Bypass $V_{\mbox{DDA}}$ with a 0.1 $\mu\mbox{F}$ ceramic capacitor as close as possible to the pin.  | GNDA                |
| 5      | I/OA1                                                                                                           | Bidirectional Input/Output 1 On Side A. I/OA1 is translated to/from I/OB1 and is an open-drain output.             | GNDA                |
| 6      | I/OA2                                                                                                           | Bidirectional Input/Output 2 On Side A. I/OA2 is translated to/from I/OB2 and is an open-drain output.             | GNDA                |
| 9, 16  | GNDB                                                                                                            | Ground Reference For Side B.                                                                                       | _                   |
| 10, 15 | I.C.                                                                                                            | Internally Connected. Connect to GNDB or leave unconnected.                                                        | GNDB                |
| 11     | I/OB2                                                                                                           | Bidirectional Input/Output 2 On Side B. I/OB2 is translated to/from I/OA2 and is an open-drain output.             | GNDB                |
| 12     | 12 I/OB1 Bidirectional Input/Output 1 On Side B. I/OB1 is translated to/from I/OA1 and is an open-drain output. |                                                                                                                    | GNDB                |
| 14     | V <sub>DDB</sub>                                                                                                | Power Supply. Bypass $V_{\mbox{DDB}}$ with a 0.1 $\mu \mbox{F}$ ceramic capacitor as close as possible to the pin. | GNDB                |

# **Typical Application Circuit**



### **Detailed Description**

The MAX14933 is a two-channel, 2.75kV I<sup>2</sup>C isolator utilizing Maxim's proprietary process technology. For applications requiring 5kV of isolation, refer to the MAX14937 data sheet. The device transfers digital signals between circuits with different power domains at ambient temperatures up to +125°C.

The device offers two bidirectional, open-drain channels for applications, such as I<sup>2</sup>C, that require data to be transmitted in both directions on the same line.

The device features independent 2.25V to 5.5V supplies on each side of the isolator. The device operates from DC to 1.7MHz and can be used in isolated I<sup>2</sup>C busses with clock stretching. The wide temperature range and high isolation voltage make the device ideal for use in harsh industrial environments.

### **Digital Isolation**

The device provides galvanic isolation for digital signals that are transmitted between two ground domains. Up to  $630V_{PEAK}$  of continuous isolation is supported, as well as transient differences of up to  $2.75kV_{RMS}$  for up to 60s.

#### **Bidirectional Channels**

The device features two bidirectional channels that have open-drain outputs. The bidirectional channels do not require a direction-control input. A logic-low on one side causes the corresponding pin on the other side to be pulled low while avoiding data-latching within the device. The input logic-low thresholds  $(V_{II})$  of I/OA1 and I/OA2 are at least 50mV lower than the output logic-low voltages of I/OA1 and I/OA2. This prevents an output logic-low on side A from being accepted as an input low and subsequently transmitted to side B, thus preventing a latching action. The I/OA1, I/OA2, I/OB1, and I/OB2 pins have open-drain outputs, requiring pullup resistors to their respective supplies for logichigh outputs. The output low voltages are guaranteed for sink currents of up to 30mA for side B, and 3mA for side A (see the Electrical Characteristics table). The device supports I<sup>2</sup>C clock stretching.

#### Startup and Undervoltage Lockout

The  $V_{DDA}$  and  $V_{DDB}$  supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage. When an undervoltage event is detected on either of the supplies, all bidirectional outputs become high impedance and are pulled high by the external pullup resistor on the open-drain outputs (Table 1). Figure 1 shows the behavior of the outputs during power-up and power-down.

### **Applications Information**

#### Effect of Continuous Isolation on Lifetime

High-voltage conditions cause insulation to degrade over time. Higher voltages result in faster degradation. Even the high-quality insulating material used in the device can degrade over long periods of time with a constant high voltage across the isolation barrier.

### **Power-Supply Sequencing**

The MAX14933 does not require special power-supply sequencing. The logic levels are set independently on either side by  $V_{DDA}$  and  $V_{DDB}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other supply.

### **Power-Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass  $V_{DDA}$  and  $V_{DDB}$  with  $0.1\mu F$  ceramic capacitors to GNDA and GNDB, respectively. Place the bypass capacitors as close as possible to the power-supply input pins.

### **Input/Output Capacitive Loads**

For optimal performance, ensure that  $C_{LA}$  is  $\leq$  40pF and  $C_{LB} \leq$  400pF.

**Table 1. Output Behavior During Undervoltage Conditions** 

| V <sub>DDA</sub> | V <sub>DDB</sub> | V <sub>I/OA</sub> _ | V <sub>I/OB</sub> _ |
|------------------|------------------|---------------------|---------------------|
| Powered          | Powered          | 1                   | 1                   |
| Powered          | Powered          | 0                   | 0                   |
| Undervoltage     | Powered          | High-Z              | Х                   |
| Powered          | Undervoltage     | Х                   | High-Z              |

X = Don't care.



Figure 2a. Undervoltage-Lockout Behavior (I/OB\_ Set High)



Figure 2b. Undervoltage-Lockout Behavior (I/OA\_ Set High)



Figure 2c. Undervoltage-Lockout Behavior (I/OB\_ Set Low)



Figure 2d. Undervoltage-Lockout Behavior (I/OA\_ Set Low)

# **Ordering Information**

| PART          | TEMP RANGE      | PIN-PACKAGE    |
|---------------|-----------------|----------------|
| MAX14933AWE+* | -40°C to +125°C | 16 Wide SOIC   |
| MAX14933ASE+  | -40°C to +125°C | 16 Narrow SOIC |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

# **Chip Information**

PROCESS: BICMOS

# **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN<br>NO. |
|-----------------|-----------------|----------------|------------------------|
| 16 Wide SOIC    | W16M+8          | 21-0042        | 90-0107                |
| 16 Narrow SOIC  | S16M+11         | 21-0041        | 90-0097                |

<sup>\*</sup>Future product—contact factory for availability.

# **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION     | PAGES<br>CHANGED |
|--------------------|---------------|-----------------|------------------|
| 0                  | 3/15          | Initial release | _                |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.