# RICHTEK®

## **Ultra-Low Quiescent Current HCOT Buck Converter**

#### **General Description**

The RT5707/A is a high efficiency synchronous step-down converter featuring typ. 360nA quiescent current. It provides high efficiency at light load down to  $10\mu$ A. Its input voltage range is from 2.2V to 5.5V and provides eight programmable output voltages between 1.2V and 3.3V while delivering output current up to 600mA, peak to 1A (RT5707) / 400mA, peak to 0.5A (RT5707A).

The Hysterestic Constant-On-Time (HCOT) operation with internal compensation allow the transient response to be optimized over a wide range of loads and output capacitors.

The RT5707/A is a available in WL-CSP-8B 0.9x1.6 (BSC) package.

### **Ordering Information**

#### RT5707/A 🗖

Package Type

WSC : WL-CSP-8B 0.9x1.6 (BSC)

Note :

Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

#### Features

- Input Voltage Range : 2.2V to 5.5V
- Programmable Output Voltage 8-Level
  - RT5707 1.2V to 3.3V
  - RT5707A 0.7V to 3.1V
- Typ. 360nA Quiescent Current
- PFM Operation
- Up to 94% Efficiency
- Internal Compensation
- Output Discharge
- Over-Current Protection
- Over-Temperature Protection
- Output Current
  - RT5707 600mA, Peak to 1A
  - RT5707A 400mA, Peak to 0.5A
- Automatic Transition to 100% Duty Cycle Operation

#### Applications

- Hand-Held Devices
- Portable Information
- Battery Powered Equipment
- Wearable Devices
- Internet of Things

#### **Simplified Application Circuit**





### **Marking Information**

RT5707WSC

6EW

6E : Product Code W : Date Code

RT5707AWSC



W : Date Code

### **Pin Configuration**



WL-CSP-8B 0.9x1.6 (BSC)

#### **Functional Pin Description**

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                   |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1      | SW       | This pin is the connection between two build-in switches in the chip, which should be connected to the external inductor. The inductor should be connected to this pin with the shortest path. |
| A2      | VIN      | Input voltage pin. The input capacitor $C_{\mbox{\scriptsize IN}}$ should be connected to this pin with the shortest path.                                                                     |
| B1      | EN       | Chip enable input pin. High level voltage enables the device while low level voltage turns the device off. This pin must be terminated.                                                        |
| B2      | GND      | Device ground pin. This pin should be connected to input and output capacitors with the shortest path.                                                                                         |
| C1      | VSEL1    | Output voltage selection pin. This pin must be terminated.                                                                                                                                     |
| C2      | VOUT     | Output voltage feedback pin. This pin should be connected close to the output capacitor terminal for better voltage regulation.                                                                |
| D1      | VSEL2    | Output voltage selection pin. This pin must be terminated.                                                                                                                                     |
| D2      | VSEL3    | Output voltage selection pin. This pin must be terminated.                                                                                                                                     |

#### **Functional Block Diagram**



### Operation

The RT5707/A is a hysteretic constant on time (HCOT) switching buck converter. It can support input range from 2.2V to 5.5V and 8 level output voltages with output current up to 600mA, peak to 1A (RT5707) / 400mA, peak to 0.5A (RT5707A). The RT5707/A provides Over-Temperature Protection (OTP) and Over-Current Protection (OCP) mechanisms to prevent the device from damage with abnormal operations. When the EN voltage is logic low, the IC will be shut down with low input supply current less than 1 $\mu$ A.



### Absolute Maximum Ratings (Note 1)

| • VIN, SW, EN, VSEL1, VSEL2, VSEL3, VOUT       | –0.3V to 6V    |
|------------------------------------------------|----------------|
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                |
| WL-CSP-8B 0.9x1.6 (BSC)                        | 0.84W          |
| Package Thermal Resistance (Note 2)            |                |
| WL-CSP-8B 0.9x1.6 (BSC), θ <sub>JA</sub>       | 118.5°C/W      |
| • Lead Temperature (Soldering, 10 sec.)        | 260°C          |
| Junction Temperature Range                     | 150°C          |
| Storage Temperature Range                      | –65°C to 150°C |
| ESD Susceptibility (Note 3)                    |                |
| HBM (Human Body Model)                         | 2kV            |

#### Recommended Operating Conditions (Note 4)

| Supply Input Voltage       | 2.2V to 5.5V                     |
|----------------------------|----------------------------------|
| Junction Temperature Range | $-40^{\circ}C$ to $125^{\circ}C$ |
| Ambient Temperature Range  | –40°C to 85°C                    |

#### **Electrical Characteristics**

(V\_{IN} = 3.6V, C\_{IN} = C\_{OUT} = 10 \mu F, L1 = 2.2 \mu H, T\_A = 25 ^{\circ}C, unless otherwise specified)

| Parameter                                 | Symbol             | Test Conditions                                                   | Min   | Тур  | Max  | Unit |  |  |
|-------------------------------------------|--------------------|-------------------------------------------------------------------|-------|------|------|------|--|--|
| BUCK Regulator                            |                    |                                                                   |       |      |      |      |  |  |
| Under-Voltage Lockout<br>Rising Threshold | Vuvlor             |                                                                   |       | 2    | 2.15 | V    |  |  |
| Under-Voltage Lockout<br>Hysteresis       | VUVLO_HYS          |                                                                   |       | 0.1  | 0.4  | V    |  |  |
|                                           | VOUT_ACC10         | Vout = 1.8V, Iout = 10mA                                          | -2.5  |      | 2.5  | %    |  |  |
| VOUT Voltage Accuracy                     | VOUT_ACC100        | Vout = 1.8V, Iout = 100mA                                         | -2    |      | 2    |      |  |  |
| Input Quiescent Current                   | I <sub>QVIN</sub>  | $V_{OUT} = 1.8V$ , $I_{OUT} = 0A$ , $EN = V_{IN}$ , non-switching |       | 360  | 800  | nA   |  |  |
|                                           | I <sub>QSW</sub>   | $V_{OUT} = 1.8V$ , $I_{OUT} = 0A$ , $EN = V_{IN}$ , switching     |       | 460  | 1200 |      |  |  |
| Shutdown Current                          | I <sub>SHDN</sub>  | EN = GND                                                          |       | 0.2  | 1    | μΑ   |  |  |
| Switching Frequency                       | f <sub>SW</sub>    | V <sub>OUT</sub> = 1.8V, CCM mode                                 |       | 1.2  |      | MHz  |  |  |
|                                           | launa              | RT5707                                                            | 1     | 1.2  | 1.4  |      |  |  |
| UGATE Current Limit                       | ICLUG              | RT5707A                                                           | 0.58  | 0.68 | 0.8  | A    |  |  |
|                                           |                    | RT5707                                                            | 1 1.2 |      | 1.4  |      |  |  |
| LGATE Current Limit                       | ICLLG              | RT5707A                                                           | 0.55  | 0.68 | 0.8  | A    |  |  |
| UGATE R <sub>ON</sub>                     | Ron_ug             | I <sub>OUT</sub> = 50mA                                           |       | 350  |      | mΩ   |  |  |
| LGATE R <sub>ON</sub>                     | R <sub>ON_LG</sub> | I <sub>OUT</sub> = 50mA                                           |       | 250  |      | mΩ   |  |  |
| Output Discharge RON                      | Ron_dis            | $EN = GND, I_{OUT} = -10mA$                                       |       | 10   |      | Ω    |  |  |

## RICHTEK

| Parameter                                                                             | Symbol               | Test Conditions                                                                                                |     | Тур    | Max | Unit |
|---------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
| VOUT Pin Input Leakage                                                                | Ινουτ                | $V_{OUT} = 2V, EN = V_{IN}$                                                                                    |     | 100    |     | nA   |
| VOUT Minimum Off Time                                                                 | toff_min             |                                                                                                                |     | 80     |     | ns   |
| V <sub>OUT</sub> Minimum On Time                                                      | ton_min              | $V_{OUT} = 1.8V, V_{IN} = 3.6V$                                                                                |     | 420    |     | ns   |
| Line Regulation                                                                       | VOUT_LineReg         | $V_{OUT} = 1.8V$ , $I_{OUT} = 100$ mA,<br>$V_{IN} = 2.2V$ to 5.5V                                              |     | 0.1    |     | %/V  |
| Load Regulation                                                                       | VOUT_LoadReg1        | V <sub>OUT</sub> = 1.8V, including PFM operation                                                               |     | 0.001  |     | %/mA |
| Ū                                                                                     | VOUT_LoadReg2        | VOUT = 1.8V, only CCM operation                                                                                |     | 0.0005 |     |      |
| Over-Temperature<br>Protection                                                        | T <sub>OTP</sub>     |                                                                                                                |     | 150    |     | C    |
| Over-Temperature<br>Protection Hysteresis                                             | T <sub>OTP_HYS</sub> |                                                                                                                |     | 20     |     | ĉ    |
| Auto 100% Duty Cycle<br>Leave Detection Threshold                                     | Vth_100+             | Rising V <sub>IN</sub> , 100% mode is left with $V_{IN} = V_{OUT} + V_{TH_{100+}}$                             | 150 | 250    | 350 | mV   |
| Auto 100% Duty Cycle<br>Enter Detection Threshold                                     | Vth_100-             | Falling V <sub>IN</sub> , 100% mode is entered with V <sub>IN</sub> = V <sub>OUT</sub> + V <sub>TH_100</sub> . | 85  | 200    | 290 | mV   |
| Timing                                                                                |                      |                                                                                                                | •   |        |     |      |
| Regulator Start Up Delay<br>Time                                                      | tss_en               | $I_{OUT} = 0mA$ , EN = GND to V <sub>IN</sub> ,<br>V <sub>OUT</sub> starts rising                              |     | 0.1    |     | ms   |
| Regulator Soft Start Time $t_{SS}$ $V_{OUT} = 1.8V, I_{OUT} = 10mA,$<br>$EN = V_{IN}$ |                      |                                                                                                                | 0.7 |        | ms  |      |
| Logic Input (EN, VSEL1, VS                                                            | EL2 and VSEL3        | 3)                                                                                                             |     |        |     |      |
| Input High Threshold                                                                  | VIH                  | $V_{IN} = 2.2V$ to 5.5V                                                                                        | 1.2 |        |     | V    |
| Input Low Threshold                                                                   | VIL                  | $V_{IN} = 2.2V$ to 5.5V                                                                                        |     |        | 0.4 | V    |
| Input Pin Bias Current                                                                | lin                  |                                                                                                                |     | 10     |     | nA   |

**Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Note 2.  $\theta_{JA}$  is measured under natural convection (still air) at  $T_A = 25^{\circ}C$  with the component mounted on a high effectivethermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard.

Note 3. Devices are ESD sensitive. Handling precaution is recommended.

Note 4. The device is not guaranteed to function outside its operating conditions.



## **Typical Application Circuit**



**BOM List** 

| Reference | Part Number Manufacturer |        | Package       | Value |
|-----------|--------------------------|--------|---------------|-------|
| CIN, COUT | GRM155R60J106ME15        | Murata | 0402/X5R/6.3V | 10µF  |
| L1        | 1239AS-H-2R2M            | Murata | 2520          | 2.2µH |

Table 1. Output Voltage Setting

| Device  | V <sub>OUT</sub> (V) | VSEL3 | VSEL2 | VSEL1 |
|---------|----------------------|-------|-------|-------|
|         | 1.2                  | 0     | 0     | 0     |
|         | 1.5                  | 0     | 0     | 1     |
|         | 1.8                  | 0     | 1     | 0     |
| RT5707  | 2.1                  | 0     | 1     | 1     |
| R15707  | 2.5                  | 1     | 0     | 0     |
|         | 2.8                  | 1     | 0     | 1     |
|         | 3                    | 1     | 1     | 0     |
|         | 3.3                  | 1     | 1     | 1     |
|         | 0.7                  | 0     | 0     | 0     |
|         | 1                    | 0     | 0     | 1     |
|         | 1.3                  | 0     | 1     | 0     |
| RT5707A | 1.6                  | 0     | 1     | 1     |
| R15707A | 1.9                  | 1     | 0     | 0     |
|         | 2                    | 1     | 0     | 1     |
|         | 2.9                  | 1     | 1     | 0     |
|         | 3.1                  | 1     | 1     | 1     |

### **Typical Operating Characteristics**













Copyright ©2018 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS5707/A-00 February 2018









Time (400µs/Div)

Copyright ©2018 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com DS5707/A-00 February 2018







Time (200µs/Div)



Time (20ms/Div)





Time (200µs/Div)

### **Application Information**

The RT5707/A is a synchronous low voltage step-down converter that can support the input voltage range from 2.2V to 5.5V and the output current can be up to 600mA, peak to 1A (RT5707) / 400mA, peak to 0.5A (RT5707A). Internal compensation are integrated to minimize external component count. Protection features include over-current protection, under-voltage protection and over-temperature protection.

#### **UVLO Protection**

To protect the chip from operating at insufficient supply voltage, the UVLO is needed. When the input voltage is lower than the UVLO falling threshold voltage, the device will be lockout.

#### **Output Voltage Selection**

The RT5707/A provides 8 level output voltages which can be programmed via the volatage select pin VSEL1 to VSEL3. Table 1 indicates the setting to indivdual output voltage.

#### 100% Duty Cycle Operation

The converter enters 100% duty cycle operation once the input voltage decrease and the difference voltage between input and output is lower than  $V_{TH_100-}$ . The output voltage follows the input voltage minus the voltage drop across the internal P\_MOSFET and the inductor. Once the input voltage increases and trips the 100% mode exit threshold,  $V_{TH_100+}$ , the converter backs to normal switching again. See Figure 1.



Figure 1. Automatic Transition into 100% Duty Cycle

#### **Over-Current Protection**

The OCP function is implemented by UGATE and LGATE. When the inductor current reaches the UGATE current limit threshold, the high-side MOSFET will be turned-off. The low-side MOSFET turns on to discharge the inductor current until the inductor current trips below the LGATE current limit threshold. After UGATE current limit triggered, the max inductor current is decided by the inductor current rising rate and the response delay time of the internal network.

During OCP period, the output voltage drops below the setting threshold (typ. 0.4V) and the current limit value is reduced for lowering the devices loss, reducing the heat and preventing further damage of the chip.

#### **Over-Temperature Protection**

When the junction temperature exceeds the OTP threshold value, the IC will shut down the switching operation. Once the junction temperature cools down and is lower than the OTP lower threshold, the converter will automatically resume switching.

#### **Inductor Selection**

The recommended power inductor is  $2.2\mu$ H and inductor saturation current rating choose follow over current protection design consideration. In applications, it needs to select an inductor with the low DCR to provide good performance and efficiency.

#### $C_{\text{IN}}$ and $C_{\text{OUT}}$ Selection

The input capacitance,  $C_{IN}$ , is needed to filter the trapezoidal current at the source of the top MOSFET. To prevent large ripple voltage, a low ESR input capacitor sized for the maximum RMS current should be used. RMS current is given by :

 $I_{RMS} = I_{OUT(MAX)} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$ This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} =$ 

 $I_{OUT}$  / 2. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. To choose a capacitor rated at a higher temperature than required.

## RICHTEK

## RT5707/A

Several capacitors may also be paralleled to meet size or height requirements in the design.

The selection of  $C_{OUT}$  is determined by the Effective Series Resistance (ESR) that is required to minimize voltage ripple and load step transients, as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section.

The output ripple,  $\Delta V_{\text{OUT}},$  is determined by :

$$\Delta V_{OUT} \leq \Delta I_{L} \left[ \text{ESR} + \frac{1}{8 \times f_{SW} \times C_{OUT}} \right]$$

#### **Thermal Considerations**

The junction temperature should never exceed the absolute maximum junction temperature  $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula :

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$$

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance.

For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance,  $\theta_{JA}$ , is highly package dependent. For a WL-CSP-8B 0.9x1.6 (BSC) package, the thermal resistance,  $\theta_{JA}$ , is 118.5°C/W on a standard JEDEC 51-7 high effective-thermal-conductivity four-layer test board. The maximum power dissipation at  $T_A = 25^{\circ}$ C can be calculated as below

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (118.5^{\circ}C/W) = 0.84W$  for a WL-CSP-8B 0.9x1.6 (BSC) package.

The maximum power dissipation depends on the operating ambient temperature for the fixed  $T_{J(MAX)}$  and the thermal resistance,  $\theta_{JA}$ . The derating curves in Figure 2 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 2. Derating Curve of Maximum Power Dissipation

| Protection Type |                     | Threshold Refer to<br>Electrical Spec. | Protection Method      | Reset Method            |
|-----------------|---------------------|----------------------------------------|------------------------|-------------------------|
| RT5707          | UGATE Current Limit | I <sub>LX</sub> > 1.2A                 | Turn off high-side MOS | I <sub>LX</sub> < 1.2A  |
| K15/0/          | LGATE Current Limit | I <sub>LX</sub> > 1.2A                 | Turn on low-side MOS   | I <sub>LX</sub> < 1.2A  |
|                 | UGATE Current Limit | I <sub>LX</sub> > 0.68A                | Turn off high-side MOS | I <sub>LX</sub> < 0.68A |
| RT5707A         | LGATE Current Limit | I <sub>LX</sub> > 0.68A                | Turn off low-side MOS  | I <sub>LX</sub> < 0.68A |
| UVLO            |                     | $V_{UVLOF} < 1.9V$                     | Shutdown               | $V_{UVLOR} > 2V$        |
| OTP             |                     | Temperature > 150℃                     | Shutdown               | Temperature < 130℃      |

 Table 2. Protection Trigger Condition and Behavior

#### Layout Considerations

For high frequency switching power supplies, the PCB layout is important to get good regulation, high efficiency and stability. The following descriptions are the guidelines for better PCB layout.

• For good regulation, place the power components as close as possible. The traces should be wide and short enough especially for the high-current loop.

• Shorten the SW node trace length and make it wide.



Figure 3. PCB Layout Guide



## **Outline Dimension**



| Symbol | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
|        | Min          | Max           | Min                  | Max   |  |
| A      | 0.500        | 0.600         | 0.020                | 0.024 |  |
| A1     | 0.170        | 0.230         | 0.007                | 0.009 |  |
| b      | 0.240        | 0.300         | 0.009                | 0.012 |  |
| D      | 1.560        | 1.640         | 0.061                | 0.065 |  |
| D1     | 1.2          | 200           | 0.047                |       |  |
| E      | 0.860        | 0.940         | 0.034                | 0.037 |  |
| E1     | 0.400        |               | 0.0                  | 16    |  |
| е      | 0.400        |               | 0.0                  | 16    |  |

8B WL-CSP 0.9x1.6 Package (BSC)



### **Footprint Information**





| Package                | Number of | of Type | Footprint Dimension (mm) |       |       | Tolerance  |
|------------------------|-----------|---------|--------------------------|-------|-------|------------|
| r ackaye               | Pin       |         | е                        | А     | В     | TOIEIdille |
| WL-CSP0.9x1.6-8(BSC)   | Q         | NSMD    | 0.400                    | 0.240 | 0.340 | ±0.025     |
| WE-CSF 0.9X 1.0-0(DSC) | 8         | SMD     | 0.400                    | 0.270 | 0.240 | ±0.025     |

#### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.