## Combination Power Factor Correction and Quasi-Resonant Flyback Controllers for LED Lighting

This combination IC integrates power factor correction (PFC) and quasi-resonant flyback functionality necessary to implement a compact and highly efficient LED driver for high performance LED lighting applications.

The PFC stage utilizes a proprietary multiplier architecture to achieve low harmonic distortion and near-unity power factor while operating in a Critical Conduction Mode (CrM). The circuit incorporates all the features necessary for building a robust and compact PFC stage while minimizing the number of external components.

The quasi-resonant current-mode flyback stage features a proprietary valley-lockout circuitry, ensuring stable valley switching. This system works down to the $4^{\text {th }}$ valley and toggles to a frequency foldback mode with a minimum frequency clamp beyond the $4^{\text {th }}$ valley to eliminate audible noise. Skip mode operation allows excellent efficiency in light load conditions while consuming very low standby power consumption.

## Common General Features

- Wide $\mathrm{V}_{\mathrm{CC}}$ Range from 9 V to 30 V with Built-in Overvoltage Protection
- High-Voltage Startup Circuit
- Integrated High-Voltage Brown-Out Detector
- Fault Input for Severe Fault Conditions, NTC Compatible (Latch and Auto-Recovery Options)
- 0.5 A / 0.8 A Source / Sink Gate Drivers
- Internal Temperature Shutdown

ON Semiconductor ${ }^{\circledR}$
www.onsemi.com

SOIC-16 NB MISSING PIN 2
CASE 751DT

MARKING DIAGRAM

| BO/HV - |  | $\stackrel{16}{\rightleftharpoons} \mathrm{PFB}$ |
| :---: | :---: | :---: |
|  |  | GND |
| MULT - | $\sum^{>}$亿 | $\because P C S / P Z C D$ |
| PControl | ¢ ${ }^{\circ}$ | $\square$ PDRV |
| PONOFF |  | $\square$ QDRV |
| QCT - | $\chi_{0}$ | - QCS |
| Fault $=$ |  | VCC |
| QFB $=$ |  | $\bigcirc$ QZCD |

NCL30030 = Specific Device Code
$x \quad=\mathrm{A}$ or B
$y=1,2$ or 3
A = Assembly Location
WL = Wafer Lot
Y = Year
WW = Work Week
G $\quad=$ Pb-Free Package

## ORDERING INFORMATION

See detailed ordering and shipping information on page 31 of this data sheet.

## PFC Controller Features

- Critical Conduction Mode with a Multiplier
- Accurate Overvoltage Protection
- Optional Bi-Level Line-Dependent Output Voltage (2:1 / 1.77:1 Versions)
- Fast Line / Load Transient Compensation
- Boost Diode Short-Circuit Protection
- Feed-Forward for Improved Operation across Line and Load
- Adjustable PFC Disable Threshold Based on Output Power


## QR Flyback Controller Features

- Valley Switching Operation with Valley-Lockout for Noise-Free Operation
- Frequency Foldback with Minimum Frequency Clamp for Highest Performance in Standby Mode
- Minimum Frequency Clamp Eliminates Audible Noise
- Timer-Based Overload Protection (Latched or Auto-Recovery options)
- Adjustable Overpower Protection
- Winding and Output Diode Short-Circuit Protection
- 4 ms Soft-Start Timer
- These are $\mathrm{Pb}-$ Free Devices


## Typical Applications

- High Power LED Drivers
- Commercial LED ballasts
- LED Signage Power Supplies
- Adapters
- Open Frame Power Supplies
- LED Electronic Control Gear


Figure 1. NCL30030 Typical Application Circuit


Figure 2. NCL30030 Functional Block Diagram

Table 1. PIN FUNCTION DESCRIPTION

| Pin Out | Name | Function |
| :---: | :---: | :---: |
| 1 | BO/HV | Performs input brown-out detection and line voltage range detection. |
| 2 |  | Removed for creepage distance. |
| 3 | MULT | This is the output of the multiplication of the BO and Control signals. A capacitor should be put on this pin for filtering. Suggested values from $1 \mathrm{nF}-20 \mathrm{nF}$. |
| 4 | PControl | Output of the PFC transconductance error amplifier. A compensation network is connected between this pin and ground to set the loop bandwidth. |
| 5 | PONOFF | A resistor between this pin and ground sets the PFC turn off threshold. The voltage on this pin is compared to an internal voltage signal proportional to the output power. The PFC disabled threshold is determined by the resistor on this pin and the internal pull-up current source, lpONOFF. |
| 6 | QCT | An external capacitor sets the frequency in VCO mode for the QR flyback controller. |
| 7 | Fault | The controller enters fault mode if the voltage of this pin is pulled above or below the fault thresholds. A precise pull up current source allows direct interface with an NTC thermistor. Fault detection triggers a latch or auto-recovery depending on device option. |
| 8 | QFB | Feedback input for the QR Flyback controller. Allows direct connection to an optocoupler. |
| 9 | QZCD | Input to the demagnetization detection comparator for the QR Flyback controller. Also used to set the overpower compensation. |
| 10 | VCC | Supply input. |
| 11 | QCS | Input to the cycle-by-cycle current limit comparator for the QR Flyback section. |
| 12 | QDRV | QR flyback controller switch driver. |
| 13 | PDRV | PFC controller switch driver. |
| 14 | PCS/PZCD | Input to the cycle-by-cycle current limit comparator for the PFC section. Also used to perform the demagnetization detection for the PFC controller. |
| 15 | GND | Ground reference. |
| 16 | PFB | PFC feedback input from external resistor divider used to sense the PFC bulk voltage. This pin voltage is compared to an internal reference. There are three different reference voltage combinations depending on ac mains voltage and version of the part. |

Table 2. NCL30030 DEVICE OPTIONS

| Device | Flyback Overload Protection | Fault OTP | PFC Reference Voltage <br> (High Line / Low Line) |
| :--- | :---: | :---: | :---: |
| NCL30030B1DR2G | Auto-Recovery | Auto-Recovery | $3.55 / 2 \mathrm{~V}$ |
| NCL30030B2DR2G | Auto-Recovery | Auto-Recovery | $4 / 2 \mathrm{~V}$ |
| NCL30030B3DR2G | Auto-Recovery | Auto-Recovery | $4 / 4 \mathrm{~V}$ |
| NCL30030A1DR2G* | Latch | Latch | $3.55 / 2 \mathrm{~V}$ |
| NCL30030A2DR2G* | Latch | Latch | $4 / 2 \mathrm{~V}$ |
| NCL30030A3DR2G* | Latch | Latch | $4 / 4 \mathrm{~V}$ |

*Please contact local sales representative for availability

Table 3. MAXIMUM RATINGS (Notes 1 through 6)

| Rating | Pin | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| High Voltage Brownout Detector Input Voltage | 1 | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ | -0.3 to 700 | V |
| High Voltage Brownout Detector Input Current | 1 | $\mathrm{I}_{\mathrm{BO} / \mathrm{HV}}$ | 20 | mA |
| PFC Low Voltage Feedback Input Voltage | 16 | $V_{\text {PFB }}$ | -0.3 to 9 | V |
| PFC Low Voltage Feedback Input Current | 16 | $\mathrm{I}_{\text {PFB }}$ | 0.5 | mA |
| PFC Zero Current Detection and Current Sense Input Voltage (Note 1) | 14 | $\mathrm{V}_{\text {PCS/PZCD }}$ | -0.3 to $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}(\mathrm{MAX})$ | V |
| PFC Zero Current Detection and Current Sense Input Current | 14 | IPCS/PZCD | -2/+5 | mA |
| PFC Control Input Voltage | 4 | $\mathrm{V}_{\text {PControl }}$ | -0.3 to 5 | V |
| PFC Control Input Current | 4 | IPControl | 10 | mA |
| Supply Input Voltage | 10 | $\mathrm{V}_{\text {CC(MAX }}$ | -0.3 to 30 | V |
| Supply Input Current | 10 | ICC(MAX) | 30 | mA |
| Supply Input Voltage Slew Rate | 10 | $\mathrm{dV}_{\mathrm{CC}} / \mathrm{dt}$ | 1 | V/us |
| Fault Input Voltage | 7 | $V_{\text {Fault }}$ | -0.3 to ( $\left.\mathrm{V}_{\mathrm{CC}}+1.25\right)$ | V |
| Fault Input Current | 7 | $\mathrm{I}_{\text {Fault }}$ | 10 | mA |
| PFC Multiplier pin | 3 | $\mathrm{V}_{\text {MULT }}$ | -0.3 to 10 | V |
| PFC Multiplier pin | 3 | $I_{\text {MULT }}$ | 3 | mA |
| QR Flyback Zero Current Detection Input Voltage | 9 | $\mathrm{V}_{\text {QZCD }}$ | -0.9 to ( $\left.\mathrm{V}_{\mathrm{CC}}+1.25\right)$ | V |
| QR Flyback Zero Current Detection Input Current | 9 | $\mathrm{I}_{\text {QzCD }}$ | -2/+5 | mA |
| QR Feedback Input Voltage | 6 | $\mathrm{V}_{\text {QCT }}$ | -0.3 to 10 | V |
| QR Feedback Input Current | 6 | $\mathrm{I}_{\text {QCT }}$ | 10 | mA |
| QR Flyback Current Sense Input Voltage | 11 | $\mathrm{V}_{\text {Qcs }}$ | -0.3 to 10 | V |
| QR Flyback Current Sense Input Current | 11 | locs | 10 | mA |
| QR Flyback Feedback Input Voltage | 8 | $\mathrm{V}_{\text {QFB }}$ | -0.3 to 10 | V |
| QR Flyback Feedback Input Current | 8 | $\mathrm{l}_{\text {QFB }}$ | 10 | mA |
| PFC Driver Maximum Voltage (Note 2) | 13 | $\mathrm{V}_{\text {PDRV }}$ | -0.3 to $\mathrm{V}_{\text {PDRV( }}^{\text {(high2) }}$ | V |
| PFC Driver Maximum Current | 13 | IPDRV(SRC) IPDRV(SNK) | $\begin{aligned} & 500 \\ & 800 \end{aligned}$ | mA |
| Flyback Driver Maximum Voltage (Note 2) | 12 | $\mathrm{V}_{\text {QDRV }}$ | -0.3 to $\mathrm{V}_{\text {QDRV }}$ (high2) | V |
| Flyback Driver Maximum Current | 12 | I $\operatorname{ldRVV(SRC)}$ l QDRV(SNK) | $\begin{aligned} & 500 \\ & 800 \end{aligned}$ | mA |
| PFC ON/OFF Threshold Adjust Input Voltage | 5 | $\mathrm{V}_{\text {PONOFF }}$ | -0.3 to 10 | V |
| PFC ON/OFF Threshold Adjust Input Current | 5 | IPONOFF | 10 | mA |
| Operating Junction Temperature | N/A | $\mathrm{T}_{J}$ | -40 to 125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | N/A | TSTG | -60 to 150 | ${ }^{\circ} \mathrm{C}$ |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}(\mathrm{MAX})}$ is the maximum voltage of the pin shown in the electrical table. When the voltage on this pin exceeds 5 V , the pin sinks a current equal to ( $\left.\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}-5 \mathrm{~V}\right) /(2 \mathrm{k} \Omega)$. A $\mathrm{V}_{\mathrm{PSC} / \mathrm{PZCD}}$ of 7 V generates a sink current of approximately 1 mA .
2. Maximum driver voltage is limited by the driver clamp voltage, $\mathrm{V}_{\mathrm{XDRV} \text { (high2) }}$, when $\mathrm{V}_{\mathrm{CC}}$ exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is $V_{C C}$.
3. Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.
4. This device contains Latch-up protection and has been tested per JEDEC JESD78D, Class I and exceeds $+100 /-100 \mathrm{~mA}$.
5. Low Conductivity Board. As mounted on $80 \times 100 \times 1.5 \mathrm{~mm}$ FR4 substrate with a single layer of $50 \mathrm{~mm}^{2}$ of 2 oz copper traces and heat spreading area. As specified for a JEDEC51-1 conductivity test PCB. Test conditions were under natural convection of zero air flow.
6. Pin 1 is rated to the maximum voltage of the part, or 700 V .

Table 3. MAXIMUM RATINGS (Notes 1 through 6)

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Power Dissipation (T $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}, 1$ Oz Cu, 0.155 Sq Inch Printed Circuit Copper <br> Clad) Plastic Package SOIC-16NB | $\mathrm{P}_{\mathrm{D}}$ | 550 | mW |
| Thermal Resistance, Junction to Ambient 1 Oz Cu Printed Circuit Copper Clad) | $R_{\text {日JA }}$ |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Plastic Package SOIC-16NB |  |  |  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}(\mathrm{MAX})}$ is the maximum voltage of the pin shown in the electrical table. When the voltage on this pin exceeds 5 V , the pin sinks a current equal to ( $\left.\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}-5 \mathrm{~V}\right) /(2 \mathrm{k} \Omega)$. $\mathrm{A} \mathrm{V}_{\mathrm{PSC} / \mathrm{PZCD}}$ of 7 V generates a sink current of approximately 1 mA .
2. Maximum driver voltage is limited by the driver clamp voltage, $\mathrm{V}_{\mathrm{XDRV} \text { (high2) }}$, when $\mathrm{V}_{\mathrm{CC}}$ exceeds the driver clamp voltage. Otherwise, the maximum driver voltage is $\mathrm{V}_{\mathrm{CC}}$.
3. Maximum Ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. Functional operation should be restricted to the Recommended Operating Conditions.
4. This device contains Latch-up protection and has been tested per JEDEC JESD78D, Class I and exceeds $+100 /-100 \mathrm{~mA}$.
5. Low Conductivity Board. As mounted on $80 \times 100 \times 1.5 \mathrm{~mm}$ FR4 substrate with a single layer of $50 \mathrm{~mm}^{2}$ of 2 oz copper traces and heat spreading area. As specified for a JEDEC51-1 conductivity test PCB. Test conditions were under natural convection of zero air flow.
6. Pin 1 is rated to the maximum voltage of the part, or 700 V .

Table 4. ELECTRICAL CHARACTERISTICS: $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\text {Fault }}=0\right.$ open, $\mathrm{V}_{\text {PFB }}=1.9 \mathrm{~V}, \mathrm{~V}_{\text {PControl }}=4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QFB}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{PONOFF}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{QCS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QZCD}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{MULT}}=2 \mathrm{nF}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{C}_{\mathrm{QCT}}=220 \mathrm{pF}, \mathrm{C}_{\mathrm{PDRV}}=1 \mathrm{nF}$, $C_{\text {QDRV }}=1 \mathrm{nF}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- |

STARTUP AND SUPPLY CIRCUITS

| Supply Voltage <br> Startup Threshold <br> Minimum Operating Voltage <br> Operating Hysteresis <br> Internal Latch / Logic Reset Level <br> Transition from $I_{\text {start1 }}$ to $I_{\text {start2 }}$ | $V_{C C}$ increasing <br> $V_{\text {CC }}$ decreasing <br> $V_{C C}$ (on) $-V_{C C}$ (off) <br> $V_{C C}$ decreasing <br> $\mathrm{V}_{\mathrm{CC}}$ increasing, $\mathrm{I}_{\mathrm{HV} / \mathrm{HV}}=650 \mu \mathrm{~A}$ | 10 | $\mathrm{V}_{\mathrm{CC}(\text { on })}$ <br> $V_{C C}$ (off) <br> $\mathrm{V}_{\mathrm{CC}}(\mathrm{HYS})$ <br> $V_{C C}$ (reset) <br> $\mathrm{V}_{\mathrm{CC}}$ (inhibit) | $\begin{aligned} & 16 \\ & 8.2 \\ & 7.7 \\ & 4.5 \\ & 0.3 \end{aligned}$ | $\begin{gathered} 17 \\ 8.8 \\ - \\ 5.5 \\ 0.7 \end{gathered}$ | $\begin{gathered} 18 \\ 9.4 \\ - \\ 7.5 \\ 0.95 \end{gathered}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Blanking Duration After $\mathrm{V}_{\mathrm{CC} \text { (off) }}$ |  | 10 | tuVLO(blank) | 3 | - | 25 | $\mu \mathrm{s}$ |
| Startup Current in Inhibit Mode | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | 10 | $\mathrm{I}_{\text {start1A }}$ | 0.20 | 0.50 | 0.65 | mA |
| Startup Current Operating Mode | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\mathrm{on})}-0.5 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=100 \mathrm{~V} \end{gathered}$ | 10 | $\mathrm{l}_{\text {start2A }}$ | 2.5 | - | 5 | mA |
| Minimum Startup Voltage | $\mathrm{I}_{\text {start2A }}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC} \text { (on) }}-0.5 \mathrm{~V}$ | 1 | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV} \text { (MIN) }}$ | - | - | 40 | V |
| $\mathrm{V}_{\text {CC }}$ Overvoltage Protection Threshold |  | 10 | $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$ | 27 | 28 | 29 | V |
| $\mathrm{V}_{\text {CC }}$ Overvoltage Protection Delay |  | 10 | $\mathrm{t}_{\text {delay }}$ (VCC_OVP) | 20.0 | 30.0 | 40.0 | $\mu \mathrm{s}$ |
| Supply Current <br> Before Startup, Fault or Latch <br> Flyback in Skip, PFC Disabled <br> Flyback in Skip, PFC in Skip <br> Flyback Enabled, QDRV Low, PFC <br> Disabled <br> Flyback Enabled, QDRV Low, PFC in Skip <br> PFC and Flyback switching at 70 kHz <br> PFC and Flyback switching at 70 kHz | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\text { on })}-0.5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{QFB}}=0.35 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{QFB}}=0.35 \mathrm{~V}, \mathrm{~V}_{\mathrm{PControl}}<\mathrm{V}_{\mathrm{PSKIP}} \\ \mathrm{~V}_{\mathrm{QZCD}}=1 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{QZCD}}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{PControl}}<\mathrm{V}_{\mathrm{PSKIP}} \\ \mathrm{C}_{\mathrm{QDRV}}=\mathrm{C}_{\text {PDRV }}=\text { open } \end{gathered}$ | 10 | $\mathrm{I}_{\mathrm{CC} 2}$ <br> Icc3a <br> Icc3b <br> ICC4 <br> $I_{C C 5}$ <br> ICC6 <br> $\mathrm{I}_{\mathrm{CC7}}$ | - - - - - - | $\begin{gathered} 0.15 \\ 0.3 \\ 0.5 \\ 0.85 \\ 1.1 \\ \\ 1.5 \\ 2.8 \end{gathered}$ | $\begin{aligned} & 0.28 \\ & 0.43 \\ & 1.03 \\ & 1.38 \\ & 1.83 \\ & \\ & 4.03 \\ & 5.23 \end{aligned}$ | mA |

BROWN-OUT DETECTION

| System Startup Threshold | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ increasing | 1 | $\mathrm{V}_{\mathrm{BO} \text { (start) }}$ | 102 | 111 | 120 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| System Shutdown Threshold | $\mathrm{V}_{\text {BO/HV }}$ decreasing | 1 | $\mathrm{V}_{\mathrm{BO}}$ (stop) | 86 | 101 | 116 | V |
| Brown-out Hysteresis | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ increasing | 1 | $\mathrm{V}_{\mathrm{BO}}$ (hys) | 4 | - | 16 | V |
| Brown-out Detection Blanking Time | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ decreasing, duration below $\mathrm{V}_{\mathrm{BO} \text { (stop) }}$ for a Brown-out fault | 1 | $t^{\text {BO}}$ (stop) | 43 | 54 | 65 | ms |
| Brown-out Drive Disable Threshold | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ decreasing, threshold to disable drive | 1 | $\mathrm{V}_{\text {BO(DRV_disable) }}$ | 20 | 30 | 40 | V |
| Line Level Detection Threshold | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ increasing | 1 | $\mathrm{V}_{\text {lineselect }}$ | 216 | 240 | 264 | V |
| High to Low Line Mode Selector Timer | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ decreasing | 1 | thigh to low line | 43 | 54 | 65 | ms |
| Low to High Line Mode Selector Timer | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ increasing | 1 | tow to high line | 200 | 350 | 450 | $\mu \mathrm{s}$ |
| Brownout Pin Off State Leakage Current | $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}=500 \mathrm{~V}$ | 1 | $\mathrm{IBO} / \mathrm{HV}$ (off) | - | - | 42 | $\mu \mathrm{A}$ |

PFC MAXIMUM OFF TIME TIMER

| Maximum Off Time | $\mathrm{V}_{\text {PCS/PZCD }}>\mathrm{V}_{\text {PILIM2 }}$ | 13 | tPFC(off1) <br> tpFC(off2) | $\begin{aligned} & 100 \\ & 700 \end{aligned}$ | $\begin{gathered} 200 \\ 1000 \end{gathered}$ | $\begin{gathered} 300 \\ 1300 \end{gathered}$ | $\mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

PFC CURRENT SENSE

| Fixed Cycle by Cycle Current Sense Threshold |  | 14 | $\mathrm{V}_{\text {PILIM1 }}$ | 1.35 | 1.5 | 1.65 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle by Cycle Leading Edge Blanking Duration |  | 14 | $\mathrm{t}_{\text {PCS }}$ (LEB1) | 250 | 325 | 400 | ns |
| Cycle by Cycle Current Sense Propagation Delay |  | 14 | tPCS(delay 1) | - | 100 | 400 | ns |
| Abnormal Overcurrent Fault Threshold |  | 14 | $\mathrm{V}_{\text {PILIM2 }}$ | 1.8 | 2 | 2.2 | V |
| Abnormal Overcurrent Fault Leading Edge Blanking Duration |  | 14 | $t_{\text {PCS(LEB2) }}$ | 100 | 175 | 250 | ns |
| Abnormal Overcurrent Fault Propagation Delay |  | 14 | $t_{\text {PCS }}$ (delay2) | - | 100 | 200 | ns |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## NCL30030

Table 4. ELECTRICAL CHARACTERISTICS: $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\text {Fault }}=\right.$ open, $\mathrm{V}_{\mathrm{PFB}}=1.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{PControl}}=4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QFB}}=3 \mathrm{~V}, \mathrm{~V}_{\text {PONOFF }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{QCS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QZCD}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{MULT}}=2 \mathrm{nF}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{C}_{\mathrm{QCT}}=220 \mathrm{pF}, \mathrm{C}_{\text {PDRV }}=1 \mathrm{nF}$, $C_{\text {QDRV }}=1 \mathrm{nF}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- |

PFC CURRENT SENSE

| Multipler Cycle by Cycle Current Sense <br> Offset | $\mathrm{BO}=180, \mathrm{PFB}=1.5 \mathrm{~V}$ | 14 | V PILIM_MULT | -12 | - | 10 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Multiplier Cycle by Cycle Current Sense <br> Propagation Delay | $\mathrm{BO}=180 \mathrm{~V}, \mathrm{PFB}=1.5 \mathrm{~V}$ | 14 | tpCS(delay_mult) | 10 | 100 | 200 |
| Pull-up Current Source | V | ns |  |  |  |  |

PFC REGULATION BLOCK

| PFC Reference Voltage See Table 2 for Options | $\begin{aligned} & \mathrm{V}_{\mathrm{BO} / \mathrm{HV}}>\mathrm{V}_{\mathrm{BO} \text { (lineselect) }} \\ & \mathrm{V}_{\mathrm{BO} / \mathrm{HV}}<\mathrm{V}_{\mathrm{BO} \text { (lineselect) }} \end{aligned}$ | 16 | $\mathrm{V}_{\text {PREF(HL) }}$ <br> $V_{\text {PREF(LL) }}$ | $\begin{aligned} & 3.47 \\ & 3.92 \\ & 1.95 \\ & 3.92 \end{aligned}$ | $\begin{gathered} 3.55 \\ 4.00 \\ 2 \\ 4 \end{gathered}$ | $\begin{aligned} & 3.62 \\ & 4.08 \\ & 2.05 \\ & 4.08 \end{aligned}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Error Amplifier Current Source Sink Source Sink | PFC Enabled <br> $V_{\text {PFB }}=0.96 \times V_{\text {PREF(HL) }}$ <br> $V_{\text {PFB }}=1.04 \times V_{\text {PREF }}(H L)$ <br> $V_{\text {PFB }}=0.96 \times V_{\text {PREF(LL) }}$ <br> $V_{\text {PFB }}=1.04 \times \mathrm{V}_{\text {PREF(LL) }}$ | 4 | $I_{\text {EA(SRCHL) }}$ <br> $\mathrm{I}_{\mathrm{EA}(\mathrm{SNKHL})}$ <br> ${ }^{\mathrm{E}} \mathrm{EA}(\mathrm{SRCLL})$ <br> IEA(SNKLL) | $\begin{aligned} & 16 \\ & 16 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 32 \\ & 32 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 48 \\ & 48 \\ & 30 \\ & 30 \end{aligned}$ | $\mu \mathrm{A}$ |
| Open Loop Error Amplifier Transconductance | $\begin{aligned} & V_{\text {PFB }}=V_{\text {PREF(LL) }}+/-4 \% \\ & V_{\text {PFB }}=V_{\text {PREF }}(H L)+/-4 \% \end{aligned}$ | 4 | $\stackrel{g_{m}}{g_{m} \_H L}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 200 \\ & 200 \end{aligned}$ | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ | $\mu \mathrm{S}$ |
| Maximum Control Voltage | $\mathrm{V}_{\mathrm{PFB}}{ }^{*} \mathrm{~K}_{\mathrm{LOW}}(\mathrm{PFCxL})$, $\mathrm{C}_{\text {PControl }}=10 \mathrm{nF}$ | 4 | $\mathrm{V}_{\text {PControl(MAX) }}$ | - | 4.5 | - | V |
| Minimum Control Voltage (Lower clamp) | $\mathrm{V}_{\text {PFB }}{ }^{*} \mathrm{~K}_{\text {POVP(xL) }}, \mathrm{C}_{\text {PControl }}=10 \mathrm{nF}$ | 4 | $\mathrm{V}_{\text {PControl(MIN }}$ ) | - | 0.6 | - | V |
| EA Output Control Voltage Range | $\mathrm{V}_{\text {PControl(MAX) }}-\mathrm{V}_{\text {PControl(MIN }}$ | 4 | $\Delta \mathrm{V}_{\text {PControl }}$ | 3.7 | 3.9 | 4.1 | V |
| Ratio between the $\mathrm{V}_{\text {out }}$ Low Detect Threshold and the Regulation Level | $\mathrm{V}_{\text {PFB }}$ decreasing, $\mathrm{V}_{\text {BOOST }} / \mathrm{V}_{\text {PREF }}$ (HL) <br> $\mathrm{V}_{\text {PFB }}$ decreasing, $\mathrm{V}_{\mathrm{BOOST}} / \mathrm{V}_{\text {PREF(LL) }}$ | 16 | KLOW(PFCHL) <br> KLOW(PFCLL) | $\begin{aligned} & 0.940 \\ & 0.940 \end{aligned}$ | $\begin{aligned} & 0.945 \\ & 0.945 \end{aligned}$ | $\begin{aligned} & 0.950 \\ & 0.950 \end{aligned}$ |  |
| Ratio between the $\mathrm{V}_{\text {out }}$ Low Exit Threshold and the Regulation Level | $V_{\text {PFB }}$ increasing | 16 | KLOW(HYSHL) <br> KLOW(HYSLL) | $\begin{aligned} & 0.950 \\ & 0.950 \end{aligned}$ | $\begin{aligned} & 0.960 \\ & 0.960 \end{aligned}$ | $\begin{aligned} & 0.965 \\ & 0.965 \end{aligned}$ |  |
| Source Current During V ${ }_{\text {out }}$ Low Detect |  | 4 | $\mathrm{I}_{\text {PControl(boost) }}$ | 190 | 240 | 290 | $\mu \mathrm{A}$ |
| PFC In Regulation Threshold | $\mathrm{V}_{\text {PControl }}$ increasing | 4 | In__Regulation | -6.5 | - | 0 | $\mu \mathrm{A}$ |
| Resistance of Internal Pull Down Switch | $\mathrm{I}_{\text {PControl }}=5 \mathrm{~mA}$ | 4 | RPControl | 4 | 25 | 50 | $\Omega$ |

PFC SKIP MODE

| Delta Between Skip Level and Lower <br> Clamp PControl Voltages | V $_{\text {PControl }}$ decreasing, measured from <br> V $_{\text {PControl(MIN) }}$ | 4 | $\Delta V_{\text {PSKIP }}$ | 5 | 25 | 50 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PFC Skip Hysteresis | V $_{\text {PControl }}$ increasing | 4 | $V_{\text {PSKIP(HYS) }}$ | 25 | 50 | 75 |
| Delay Exiting Skip Mode | mV |  |  |  |  |  |

PFC FAULT PROTECTION

| Ratio between the Hard Overvoltage Protection Threshold and Regulation Level | $V_{\text {PFB }}$ increasing $\mathrm{K}_{\text {POVP(LL) }}=\mathrm{V}_{\mathrm{PFB}} / V_{\text {PREF }}(\mathrm{LL})$ $\mathrm{K}_{\mathrm{POVP}(\mathrm{HL})}=\mathrm{V}_{\mathrm{PFB}} / \mathrm{V}_{\operatorname{PREF}(\mathrm{HL})}$ | 16 | $\mathrm{K}_{\mathrm{POVP}}(\mathrm{LL})$ <br> $\mathrm{K}_{\mathrm{POVP}}(\mathrm{HL})$ | $\begin{aligned} & 1.06 \\ & 1.05 \end{aligned}$ | $\begin{aligned} & 1.08 \\ & 1.06 \end{aligned}$ | $\begin{aligned} & 1.10 \\ & 1.08 \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Soft Overvoltage Protection Threshold | $\begin{aligned} \mathrm{V}_{\text {PSOVP(LL) }} & =\text { soft overvoltage level } \\ \Delta_{\text {POVP(LL) }} & =\mathrm{K}_{\text {POV }}{ }^{*} \mathrm{~V}_{\text {PREF }}(\mathrm{LL})- \\ & \mathrm{V}_{\text {PSOVP }}(\mathrm{LL}) \\ \Delta_{\text {POVP(HL) }} & =\mathrm{K}_{\mathrm{POV}}{ }^{*} \mathrm{~V}_{\text {PREF(HL) }}- \\ & \mathrm{V}_{\mathrm{PSOV}(H L)} \end{aligned}$ | 16 | $\Delta_{\mathrm{POVP}}(\mathrm{LL})$ <br> $\Delta_{\mathrm{POVP}}^{(\mathrm{HL})}$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\begin{aligned} & 55 \\ & 55 \end{aligned}$ | mV |
| PFC Feedback Pin Disable Threshold | $V_{\text {PFB }}$ decreasing | 16 | $\mathrm{V}_{\text {PFB(disable) }}$ | 0.225 | 0.30 | 0.35 | V |
| PFC Feedback Pin Enable Threshold | $V_{\text {PFB }}$ increasing | 16 | $\mathrm{V}_{\text {PFB(enable) }}$ | 0.275 | 0.35 | 0.40 | V |
| PFC Feedback Pin Hysteresis | $V_{\text {PFB }}$ increasing | 16 | $\mathrm{V}_{\text {PFB(HYS }}$ | 25 | 50 | - | mV |
| PFC Feedback Disable Delay |  | 16 | $\mathrm{t}_{\text {delay (PFB) }}$ | 20 | 30 | 40 | $\mu \mathrm{s}$ |

PFC ON TIME CONTROL

| PFC Maximum On | $\mathrm{V}_{\mathrm{PControl}}=\mathrm{V}_{\mathrm{PControl}(\mathrm{MAX}}$ |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}=163 \mathrm{~V}$ | 13 |  |  |  |  |  |
| $\mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=325 \mathrm{~V}$ |  | $\mathrm{t}_{\text {on1a }}$ | 12.5 | 15 | 17.5 |  |
|  |  | $\mathrm{t}_{\mathrm{on} 1 \mathrm{~b}}$ | 4.25 | 5.00 | 5.75 |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## NCL30030

Table 4. ELECTRICAL CHARACTERISTICS: $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\text {Fault }}=\right.$ open, $\mathrm{V}_{\mathrm{PFB}}=1.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{PControl}}=4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QFB}}=3 \mathrm{~V}, \mathrm{~V}_{\text {PONOFF }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{QCS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QZCD}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{MULT}}=2 \mathrm{nF}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{C}_{\mathrm{QCT}}=220 \mathrm{pF}, \mathrm{C}_{\text {PDRV }}=1 \mathrm{nF}$, $C_{\text {QDRV }}=1 \mathrm{nF}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PFC DISABLE |  |  |  |  |  |  |  |
| Voltage to Current Conversion Ratio | $\mathrm{V}_{\text {QFB }}=3 \mathrm{~V}$, Low Line <br> $V_{\text {QFB }}=3 V$, High Line | 5 | $I_{\text {ratio1(QFB/PON) }}$ $I_{\text {ratio2(QFB/PON) }}$ | $\begin{aligned} & 13 \\ & 13 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & 17 \\ & 17 \end{aligned}$ | $\mu \mathrm{A}$ |
| PFC Disable Threshold | $\mathrm{V}_{\text {PONOFF }}$ decreasing | 5 | $\mathrm{V}_{\text {POFF }}$ | 1.9 | 2.0 | 2.1 | V |
| PFC Enable Hysteresis | $\mathrm{V}_{\text {QFB }}=$ increasing | 5 | $\mathrm{V}_{\text {PONHYS }}$ | 0.135 | 0.160 | 0.185 | V |
| PONOFF Operating Mode Voltage | $\mathrm{t}_{\text {demag }} / \mathrm{T}=70 \% \text {, }$ <br> RPONOFF $=191 \mathrm{k} \Omega$, CPONOFF $=1 \mathrm{nF}$ <br> $\mathrm{V}_{\text {QFB }}=1.8 \mathrm{~V}$ (decreasing) <br> $\mathrm{V}_{\text {QFB }}=3 \mathrm{~V}$ (decreasing) | 5 | VPONOFF1 <br> VPONOFF2 | $\begin{gathered} 1.08 \\ 1.8 \end{gathered}$ | $\begin{gathered} 1.20 \\ 2.0 \end{gathered}$ | $\begin{gathered} 1.32 \\ 2.2 \end{gathered}$ | V |
| PFC Disable Timer | Disable Timer | 5 | $t_{\text {Pdisable }}$ | 450 | 500 | 550 | ms |
| PFC Enable Filter Delay |  | 5 | $\mathrm{t}_{\text {Penable(filter) }}$ | 50 | 100 | 150 | $\mu \mathrm{S}$ |
| PFC Enable Timer | PONOFF Increasing | 5 | $t_{\text {Penable }}$ | 200 | - | 500 | $\mu \mathrm{s}$ |

PFC MULTIPLIER

| Multiplier maximum $\mathrm{BO}=180 \mathrm{~V}$ | PControl = open, $\mathrm{BO}=180 \mathrm{~V}$ | 3 | MULT_max_180 | 0.85 | 1 | 1.15 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Multiplier maximum BO $=360 \mathrm{~V}$ | PControl $=$ open, $\mathrm{BO}=360 \mathrm{~V}$ | 3 | MULT_max_360 | 0.425 | 0.5 | 0.575 | V |
| Multiplier output | PControl $=2.5 \mathrm{~V}, \mathrm{BO}=180 \mathrm{~V}$ | 3 | VmultLL | 0.425 | 0.5 | 0.575 | V |
| Multiplier output | PControl $=2.5 \mathrm{~V}, \mathrm{BO}=360 \mathrm{~V}$ | 3 | VmultHL | 0.2125 | 0.25 | 0.2875 | V |
| Multiplier linearity with respect to BO at low line. <br> (VMULT180/180V)/(VMULT120/120V) | $\begin{aligned} \text { PControl }= & 2.5 \mathrm{~V}, \mathrm{BO}=180 \mathrm{~V} \text { and } \\ & \mathrm{BO}=120 \mathrm{~V} \end{aligned}$ | 3 | Mult_linearityLL | 0.98 | 1 | 1.02 |  |
| Multiplier linearity with respect to BO at high line. <br> (VMULT360/360V)/VMULT300/300V) | $\begin{gathered} \text { PControl }=2.5 \mathrm{~V}, \mathrm{BO}=360 \mathrm{~V} \text { and } \mathrm{BO} \\ =300 \mathrm{~V} \end{gathered}$ | 3 | Mult_linearityHL | 0.99 | 1 | 1.01 |  |

PFC GATE DRIVE

| Rise Time (10-90\%) | $V_{\text {PDRV }}$ from $10 \%$ to $90 \%$ of $\mathrm{V}_{\text {CC }}$ | 13 | tpDRV(rise) | - | 40 | 80 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Fall Time (90-10\%) | $90 \%$ to $10 \%$ of $\mathrm{V}_{\text {PDRV }}$ | 13 | tpdrv (fall) | - | 20 | 40 | ns |
| Driver Resistance Source Sink |  | 13 | RPDRV(SRC) RPDRV(SNK) | - | $\begin{gathered} 13 \\ 7 \end{gathered}$ | - | $\Omega$ |
| Current Capability Source Sink | $\begin{gathered} V_{\text {PDRV }}=2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{PDRV}}=10 \mathrm{~V} \end{gathered}$ | 13 | IPDRV(SRC) IPDRV(SNK) | - | $\begin{aligned} & 500 \\ & 800 \end{aligned}$ | - | mA |
| High State Voltage | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\text { off })}+0.2 \mathrm{~V}, \mathrm{R}_{\mathrm{PDRV}}=10 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{CC}}=26 \mathrm{~V}, \mathrm{R}_{\mathrm{PDRV}}=10 \mathrm{k} \Omega \end{gathered}$ | 13 | $V_{P D R V(h i g h 1)}$ <br> $V_{\text {PDRV(high2) }}$ | $\begin{gathered} 8 \\ 10 \end{gathered}$ | 12 | $\overline{14}$ | V |
| Low State Voltage | $\mathrm{V}_{\text {Fault }}=4 \mathrm{~V}$ | 13 | $\mathrm{V}_{\text {PDRV(low) }}$ | - | - | 0.25 | V |

PFC ZERO CURRENT DETECTION

| Zero Current Detection Threshold | $V_{\text {PCS/PZCD }}$ rising <br> $V_{\text {PCS/PZCD }}$ falling | 14 | $\mathrm{V}_{\mathrm{PZCD} \text { (rising) }}$ <br> $V_{\text {PZCD (falling) }}$ | $\begin{aligned} & 675 \\ & 200 \end{aligned}$ | $\begin{aligned} & 750 \\ & 250 \end{aligned}$ | $\begin{aligned} & 825 \\ & 300 \end{aligned}$ | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hysteresis on Voltage Threshold | $\mathrm{V}_{P Z C D}$ (rising) $-\mathrm{V}_{\text {PZCD(falling) }}$ | 14 | $\mathrm{V}_{\text {PZCD(HYS }}$ | 375 | 500 | 625 | mV |
| Propagation Delay | Measure from $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}=$ $\mathrm{V}_{\mathrm{PZCD} \text { (falling) }}$ to PDRV rising | 14 | $t_{\text {PZCD }}$ | 50 | 100 | 170 | ns |
| Input Voltage Excursion <br> Upper Clamp <br> Negative Clamp | $\begin{aligned} & \mathrm{I}_{\mathrm{PCS} / \mathrm{PZCD}}=1 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{PCS} / \mathrm{PZCD}}=-2 \mathrm{~mA} \end{aligned}$ | 14 | $V_{\text {PCS/PZCD }}(M A X)$ <br> VPCS/PZCD(MIN) | $\begin{gathered} 6.5 \\ -0.9 \end{gathered}$ | $\begin{gathered} 7 \\ -0.7 \end{gathered}$ | $\begin{gathered} 7.5 \\ 0 \end{gathered}$ | V |
| Minimum detectable ZCD Pulse Width | Between $\mathrm{V}_{\mathrm{PZCD}}$ (rising) and $V_{P Z C D}$ (falling) to PDRV | 14 | ${ }^{\text {tSYNC }}$ | - | 70 | 200 | ns |
| ZCD blanking time | Measured DRV off to DRV on | 14 | TPzcd_blank | 450 | 700 | 1000 | ns |

## QR FLYBACK GATE DRIVE

| Rise Time (10-90\%) | V $_{\text {QDRV }}$ from 10 to $90 \%$ | 12 | $t_{\text {QDRV(rise) }}$ | - | 40 | 80 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| n |  |  |  |  |  |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Table 4. ELECTRICAL CHARACTERISTICS: $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\text {Fault }}=0\right.$ open, $\mathrm{V}_{\text {PFB }}=1.9 \mathrm{~V}, \mathrm{~V}_{\text {PControl }}=4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QFB}}=3 \mathrm{~V}, \mathrm{~V}_{\text {PONOFF }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{QCS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QZCD}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{MULT}}=2 \mathrm{nF}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{C}_{\mathrm{QCT}}=220 \mathrm{pF}, \mathrm{C}_{\text {PDRV }}=1 \mathrm{nF}$, $C_{\text {QDRV }}=1 \mathrm{nF}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- |

QR FLYBACK GATE DRIVE

| Fall Time (90-10\%) | 90 to $10 \%$ of $\mathrm{V}_{\text {QDRV }}$ | 12 | $t_{\text {QDRV(fall) }}$ | - | 20 | 40 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Driver Resistance <br> Source <br> Sink |  | 12 | $\mathrm{R}_{\mathrm{QDRV}(\mathrm{SRC})}$ $R_{\text {QDRV(SNK) }}$ | - | 13 7 | - | $\Omega$ |
| Current Capability Source Sink | $\begin{gathered} \mathrm{V}_{\mathrm{QDRV}}=2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{QDRV}}=10 \mathrm{~V} \end{gathered}$ | 12 | l ${ }^{\text {QDRV(SRC) }}$ ladRV(SNK) | - | $\begin{aligned} & 500 \\ & 800 \end{aligned}$ | - | mA |
| High State Voltage | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CC}(\text { off })}+0.2 \mathrm{~V}, \mathrm{R}_{\mathrm{QDRV}}=10 \mathrm{k} \Omega \\ \mathrm{~V}_{\mathrm{CC}}=26 \mathrm{~V}, \mathrm{R}_{\mathrm{QDRV}}=10 \mathrm{k} \Omega \end{gathered}$ | 12 | $\mathrm{V}_{\mathrm{QDRV} \text { (high1) }}$ <br> $\mathrm{V}_{\text {QDRV(high2) }}$ | $\begin{gathered} 8 \\ 10 \end{gathered}$ | $\overline{12}$ | $\overline{14}$ | V |
| Low State Voltage | $\mathrm{V}_{\text {Fault }}=4 \mathrm{~V}$ | 12 | $\mathrm{V}_{\text {QDRV(low) }}$ | - | - | 0.25 | V |

QR FLYBACK FEEDBACK

| Internal Pull-Up Current Source |  | 8 | $\mathrm{I}_{\text {QFB }}$ | 46.75 | 50 | 53.25 | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Feedback Input Open Voltage |  | 8 | $V_{\text {QFB(open) }}$ | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\text {QFB }}$ to Internal Current Setpoint Division Ratio |  | 8 | $\mathrm{K}_{\text {QFB }}$ | 3.8 | 4.0 | 4.2 |  |
| QFB Pull Up Resistor | $\mathrm{V}_{\text {QFB }}=0.4 \mathrm{~V}$ | 8 | $\mathrm{R}_{\text {QFB }}$ | 340 | 400 | 460 | k $\Omega$ |
| Valley Thresholds <br> Transition from $1^{\text {st }}$ to $2^{\text {nd }}$ valley Transition from $2^{\text {nd }}$ to $3^{\text {rd }}$ valley Transition from $3^{\text {rd }}$ to $4^{\text {th }}$ valley Transition from $4^{\text {th }}$ valley to VCO Transition from VCO to $4^{\text {th }}$ valley Transition from $4^{\text {th }}$ to $3^{\text {rd }}$ valley Transition from $3^{\text {rd }}$ to $2^{\text {nd }}$ valley Transition from $2^{\text {nd }}$ to $1^{\text {st }}$ valley | $\mathrm{V}_{\text {QFB }}$ decreasing <br> $V_{\text {QFB }}$ decreasing <br> $V_{\text {QFB }}$ decreasing <br> $V_{\text {QFB }}$ decreasing <br> $V_{\text {QFB }}$ increasing <br> $V_{\text {QFB }}$ increasing <br> $V_{\text {QFB }}$ increasing <br> $V_{\text {QFB }}$ increasing | 8 | $\begin{gathered} V_{\mathrm{H} 2 \mathrm{D}} \\ \mathrm{~V}_{\mathrm{H} 3 \mathrm{D}} \\ \mathrm{~V}_{\mathrm{H} 4 \mathrm{D}} \\ \mathrm{~V}_{\mathrm{HVCOD}} \\ \mathrm{~V}_{\mathrm{HVCOI}} \\ \mathrm{~V}_{\mathrm{H} 41} \\ \mathrm{~V}_{\mathrm{H} 31} \\ \mathrm{~V}_{\mathrm{H} 2 \mathrm{I}} \end{gathered}$ | $\begin{aligned} & 1.316 \\ & 1.128 \\ & 0.846 \\ & 0.752 \\ & 1.316 \\ & 1.504 \\ & 1.692 \\ & 1.880 \end{aligned}$ | $\begin{aligned} & 1.400 \\ & 1.200 \\ & 0.900 \\ & 0.800 \\ & 1.400 \\ & 1.600 \\ & 1.800 \\ & 2.000 \end{aligned}$ | $\begin{aligned} & 1.484 \\ & 1.272 \\ & 0.954 \\ & 0.848 \\ & 1.484 \\ & 1.696 \\ & 1.908 \\ & 2.120 \end{aligned}$ | V |
| Skip Threshold | $\mathrm{V}_{\text {QFB }}$ decreasing | 8 | $\mathrm{V}_{\text {QSKIP }}$ | 0.35 | 0.40 | 0.45 | V |
| Skip Hysteresis | $\mathrm{V}_{\text {QFB }}$ increasing | 8 | $\mathrm{V}_{\text {QSKIP(HYS }}$ | 25 | 50 | 75 | mV |
| Delay Exiting Skip Mode to $1^{\text {st }}$ QDRV Pulse | Apply 1 V step from $\mathrm{V}_{\text {QSKIP }}$ | 8 | $t_{\text {delay (QSKIP) }}$ | - | - | 10 | $\mu \mathrm{S}$ |
| Maximum On Time |  | 12 | $\mathrm{t}_{\text {onQR(MAX }}$ | 26 | 32 | 38 | $\mu \mathrm{S}$ |

QR FLYBACK TIMING CAPACITOR

| QCT Operating Voltage Range | $\mathrm{V}_{\text {QFB }}=0.5 \mathrm{~V}$ | 6 | $\mathrm{V}_{\text {QCT(peak) }}$ | 3.815 | 4.000 | 4.185 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| On Time Control Source Current | $\mathrm{V}_{\text {QCT }}=0 \mathrm{~V}$ | 6 | $\mathrm{I}_{\text {QCT }}$ | 18 | 20 | 22 | $\mu \mathrm{A}$ |
| Minimum voltage on QCT Input |  | 6 | $\mathrm{V}_{\mathrm{QCT}}$ (min) | - | - | 90 | mV |
| Minimum Operating Frequency in VCO Mode | $\mathrm{V}_{\mathrm{QCT}}=\mathrm{V}_{\text {QCT }}$ (peak) +100 mV | 6 | $f_{\text {VCO(MIN }}$ | 23.5 | 27 | 30.5 | kHz |

QR FLYBACK DEMAGNETIZATION INPUT

| QZCD threshold voltage | $\mathrm{V}_{\text {QZCD }}$ decreasing | 9 | $\mathrm{V}_{\text {QZCD (th) }}$ | 35 | 55 | 90 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| QZCD hysteresis | $\mathrm{V}_{\text {QZCD }}$ increasing | 9 | $\mathrm{V}_{\text {QZCD (HYS) }}$ | 15 | 35 | 55 | mV |
| Demagnetization Propagation Delay | $\mathrm{V}_{\text {QzCD }}$ step from 4.0 V to -0.3 V | 9 | $t_{\text {DEM }}$ | - | 150 | 250 | ns |
| Input Voltage Excursion Upper Clamp Negative Clamp | $\begin{gathered} \mathrm{I}_{\mathrm{QZCD}}=5.0 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{QZCD}}=-2.0 \mathrm{~mA} \end{gathered}$ | 9 | $V_{\text {QZCD(MAX) }}$ <br> $\mathrm{V}_{\text {QZCD(MIN) }}$ | $\begin{aligned} & 12.4 \\ & -0.9 \end{aligned}$ | $\begin{aligned} & 12.7 \\ & -0.7 \end{aligned}$ | $\begin{gathered} 13.5 \\ 0 \end{gathered}$ | V |
| Blanking Delay After Turn-Off |  | 9 | tzCD(blank) | 2 | 3 | 4 | $\mu \mathrm{s}$ |
| Timeout After Last Demagnetization Detection | During soft-start After soft-start | 12 | $\mathrm{t}_{\mathrm{Q}}$ (tout1) <br> $t_{Q}$ (tout2) | $\begin{aligned} & 80 \\ & 5.1 \end{aligned}$ | $\begin{gathered} 100 \\ 6 \end{gathered}$ | $\begin{aligned} & 120 \\ & 6.9 \end{aligned}$ | $\mu \mathrm{S}$ |

## QR FLYBACK CURRENT SENSE

| Current Sense Voltage Threshold | $V_{\text {QCs }}$ increasing | $V_{\text {QILIM1a }}$ | 0.760 | 0.800 | 0.840 |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {QCS }}$ increasing, $\mathrm{V}_{\text {QZCD }}=1 \mathrm{~V}$ | 11 | $\mathrm{~V}_{\text {QILIM1b }}$ | 0.760 | 0.800 | 0.840 |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Table 4. ELECTRICAL CHARACTERISTICS: $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{BO} / \mathrm{HV}}=120 \mathrm{~V}, \mathrm{~V}_{\text {Fault }}=0\right.$ open, $\mathrm{V}_{\mathrm{PFB}}=1.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{PControl}}=4 \mathrm{~V}$, $\mathrm{V}_{\mathrm{PCS} / \mathrm{PZCD}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QFB}}=3 \mathrm{~V}, \mathrm{~V}_{\text {PONOFF }}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{QCS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{QZCD}}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{MULT}}=2 \mathrm{nF}, \mathrm{C}_{\mathrm{VCC}}=100 \mathrm{nF}, \mathrm{C}_{\mathrm{QCT}}=220 \mathrm{pF}, \mathrm{C}_{\text {PDRV }}=1 \mathrm{nF}$, $C_{\text {QDRV }}=1 \mathrm{nF}$, for typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values, $\mathrm{T}_{J}$ is $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$, unless otherwise noted)

| Characteristics | Conditions | Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- |

QR FLYBACK CURRENT SENSE

| Cycle by Cycle Leading Edge Blanking Duration | Minimum on time minus $\mathrm{t}_{\text {delay (ILIM_QR) }}$ | 11 | $\mathrm{t}_{\text {QCS }}$ (LEB1) | 220 | 275 | 350 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cycle by Cycle Current Sense Propagation Delay |  | 11 | $\mathrm{t}_{\text {QCS }}$ (delay 1 ) | - | 125 | 175 | ns |
| Immediate Fault Protection Threshold | $\mathrm{V}_{\mathrm{QCS}}$ increasing, $\mathrm{V}_{\text {QFB }}=4 \mathrm{~V}$ | 11 | $\mathrm{V}_{\text {QILIM2 }}$ | 1.125 | 1.200 | 1.275 | V |
| Abnormal Overcurrent Fault Leading Edge Blanking Duration |  | 11 | $\mathrm{t}_{\text {QCS(LEB2) }}$ | 90 | 120 | 150 | ns |
| Abnormal Overcurrent Fault Propagation Delay |  | 11 | $\mathrm{t}_{\text {QCS }}$ (delay2) | - | 125 | 175 | ns |
| Number of Consecutive Abnormal Overcurrent Detections to Enter Fault Mode |  | 11 | $\mathrm{n}_{\text {QILIM2 }}$ | - | 4 | - |  |
| Minimum Peak Current Level in VCO Mode | $\mathrm{V}_{\text {QFB }}=0.4 \mathrm{~V}, \mathrm{~V}_{\text {QCS }}$ increasing | 11 | $\mathrm{I}_{\text {peak(VCO) }}$ | 11 | 12.5 | 14 | \% |
| Set point decrease for $\mathrm{V}_{\text {QZCD }}=$ -250 mV | $\mathrm{V}_{\text {QCs }}$ Increasing, $\mathrm{V}_{\text {QFB }}=4 \mathrm{~V}$ | 11 | $\mathrm{V}_{\text {OPP(MAX }}$ | 28 | 31.25 | 33 | \% |
| Overpower Protection Delay |  | 11 | $\mathrm{t}_{\text {QOPP(delay }}$ | - | 125 | 175 | ns |
| Pull-up Current Source | $\mathrm{V}_{\text {Qcs }}=1.5 \mathrm{~V}$ | 11 | lacs | 0.7 | 1.0 | 1.3 | $\mu \mathrm{A}$ |

QR FLYBACK FAULT PROTECTION

| Soft-Start Period | Measured from $1^{\text {st }}$ QDRV pulse to $\mathrm{V}_{\mathrm{QCS}}=\mathrm{V}_{\text {QILIM1 }}$ | 11 | tsstart | 2.8 | 4.0 | 5.0 | ms |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Flyback Overload Fault Timer | $\mathrm{V}_{\text {QCS }}=\mathrm{V}_{\text {QILIM1 }}$ | 11 | tQovLD | 60 | 80 | 100 | ms |

## COMMON FAULT PROTECTION

| Overvoltage Protection (OVP) Threshold | $\mathrm{V}_{\text {Fault }}$ increasing | 7 | $\mathrm{V}_{\text {Fault(OVP) }}$ | 2.79 | 3.00 | 3.21 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Delay Before Fault Confirmation Used for OVP Detection Used for OTP Detection | $V_{\text {Fault }}$ increasing <br> $V_{\text {Fault }}$ decreasing | 7 | ${ }^{t_{\text {delay }}}$ (Fault_OVP) <br> $\mathrm{t}_{\text {delay }}$ (Fault_OTP) | $\begin{aligned} & 22.5 \\ & 22.5 \end{aligned}$ | $\begin{aligned} & 30.0 \\ & 30.0 \end{aligned}$ | $\begin{aligned} & 37.5 \\ & 37.5 \end{aligned}$ | $\mu \mathrm{s}$ |
| Overtemperature Protection (OTP) <br> Threshold (Note 7) | $\mathrm{V}_{\text {Fault }}$ decreasing | 7 | $\mathrm{V}_{\text {Fault(OTP_in) }}$ | 0.38 | 0.40 | 0.42 | V |
| Overtemperature Protection (OTP) Exiting Threshold (Note 7) | $\mathrm{V}_{\text {Fault }}$ increasing, B version | 7 | $\mathrm{V}_{\text {Fault(OTP_out) }}$ | 0.874 | 0.920 | 0.966 | V |
| OTP Pull-up Current Source (Note 7) | $\mathrm{V}_{\text {Fault }}=\mathrm{V}_{\text {Fault(OTP_in) }}+0.2 \mathrm{~V}$ | 7 | $\mathrm{I}_{\text {Fault(OTP) }}$ | 42.5 | 45.5 | 48.5 | $\mu \mathrm{A}$ |
| Fault Input Clamp Voltage | $\mathrm{V}_{\text {Fault }}=$ open | 7 | $\mathrm{V}_{\text {Fault(clamp) }}$ | 1.5 | 1.75 | 2.0 | V |
| Fault Input Clamp Series Resistor |  | 7 | $\mathrm{R}_{\text {Fault(clamp) }}$ | 1.32 | 1.55 | 1.82 | k $\Omega$ |

7. NTC with $\mathrm{R}_{110}=8.8 \mathrm{k} \Omega$ (TTC03-474)]

THERMAL PROTECTION

| Thermal Shutdown | Temperature increasing | $\mathrm{N} / \mathrm{A}$ | $\mathrm{T}_{\text {SHDN }}$ | - | 150 | - |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Thermal Shutdown Hysteresis | Temperature decreasing | $\mathrm{N} / \mathrm{A}$ | $\mathrm{T}_{\text {SHDN(HYS })} \mathrm{C}$ | - | 40 | - |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## DETAILED OPERATING DESCRIPTION

## INTRODUCTION

The NCL30030 is a combination critical mode (CrM) power factor correction (PFC) and quasi-resonant (QR) flyback controller optimized for high performance LED driver applications.

## HIGH VOLTAGE STARTUP CIRCUIT

The NCL30030 integrates a high voltage startup circuit accessible by the BO/HV pin. The BO/HV input is also used for monitoring the ac line voltage and detecting brown-out faults. The startup circuit is rated at a maximum voltage of 700 V to support higher voltages used in commercial lighting such as 277 and 347 VAC.

A startup regulator consists of a constant current source that supplies current from the ac input terminals $\left(\mathrm{V}_{\mathrm{in}}\right)$ to the supply capacitor on the $\mathrm{V}_{\mathrm{CC}}$ pin $\left(\mathrm{C}_{\mathrm{CC}}\right)$. The startup circuit current ( $\mathrm{I}_{\text {start2A }}$ ) is typically 3.75 mA . $\mathrm{I}_{\text {start2A }}$ is disabled if the VCC pin is below $\mathrm{V}_{\mathrm{CC} \text { (inhibit) }}$. In this condition the startup current is reduced to $\mathrm{I}_{\text {start } 1 \mathrm{~A}}$, typically 0.5 mA . The internal high voltage startup circuit eliminates the need for external startup components. In addition, the startup regulator helps increase the system efficiency as it uses negligible power in the normal operation mode.

Once $\mathrm{C}_{\mathrm{CC}}$ is charged to the startup threshold, $\mathrm{V}_{\mathrm{CC}(o n)}$, typically 17 V , the startup regulator is disabled and the controller is enabled. The startup regulator will remain disabled until $\mathrm{V}_{\mathrm{CC}}$ falls below the minimum operating voltage threshold, $\mathrm{V}_{\mathrm{CC}(\text { off })}$, typically 8.8 V . Once reached, the PFC and flyback controllers are disabled reducing the bias current consumption of the IC. The startup circuit is then are then enabled allowing $\mathrm{V}_{\mathrm{CC}}$ to charge back up.

A dedicated comparator monitors $\mathrm{V}_{\mathrm{CC}}$ when the QR stage is enabled and latches off the controller if $\mathrm{V}_{\mathrm{CC}}$ exceeds $\mathrm{V}_{\mathrm{CC}(\mathrm{OVP})}$, typically 28 V .

The controller is disabled once a fault is detected. The controller will restart the next time $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(\text { on })}$ and all non-latching faults have been removed.

The supply capacitor provides power to the controller during power up. The capacitor must be sized such that a $\mathrm{V}_{\mathrm{CC}}$ voltage greater than $\mathrm{V}_{\mathrm{CC}}$ (off) is maintained while the auxiliary supply voltage is building up. Otherwise, $\mathrm{V}_{\mathrm{CC}}$ will collapse and the controller will turn off. The operating IC bias current, $\mathrm{I}_{\mathrm{CC} 4}$, and gate charge load at the drive outputs
must be considered to correctly size $\mathrm{C}_{\mathrm{CC}}$. The increase in current consumption due to external gate charge is calculated using Equation 1.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{CC}(\text { gatecharge })}=\mathrm{f} \cdot \mathrm{Q}_{\mathrm{G}} \tag{eq.1}
\end{equation*}
$$

where f is the operating frequency and $\mathrm{Q}_{\mathrm{G}}$ is the gate charge of the external MOSFETs.

## LINE VOLTAGE SENSE

The BO/HV pin provides access to the brown-out and line voltage detectors. The brown-out detector detects mains interruptions and the line voltage detector determines the presence of either 120 V or 230 V ac mains. Depending on the detected input voltage range device parameters are internally adjusted to optimize the system performance.
This pin can connect after the rectifier bridge to achieve full wave rectification as shown in Figure 3. A diode is used to prevent the pin from going below ground. A low value resistor in series with the BO/HV pin can be used for protection. A low value resistor is needed to reduce the voltage offset while sensing the line voltage.


Figure 3. Brown-out and Line Voltage Detectors Configuration

The flyback stage is enabled once $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ is above the brown-out threshold, $\mathrm{V}_{\mathrm{BO} \text { (start), }}$, typically 111 V , and $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$. The high voltage startup is immediately enabled when the voltage on $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ crosses over the brown-out start threshold, $\mathrm{V}_{\mathrm{BO} \text { (start), }}$, to ensure that device is enabled quickly upon exiting a brown-out state. Figure 4 shows typical power up waveforms.


Figure 4. Startup Timing Diagram

A timer is enabled once $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ drops below its stop threshold, $\mathrm{V}_{\mathrm{BO}}$ (stop), typically 101 V . If the timer, $\mathrm{t}_{\mathrm{BO}}$, expires the device will begin monitoring the voltage on $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ and disable the PFC and flyback stages when that voltage is below the Brown-out Drive Disable threshold, $\mathrm{V}_{\mathrm{BO}}$ (DRV_disable), typically 30 V . This ensures that device switching is stopped in a low energy state which minimizes inductive voltage kick from the EMI components and ac mains. The timer, $\mathrm{t}_{\mathrm{BO}}$, typically 54 ms , is set long enough to ignore a single cycle drop-out.

## LINE VOLTAGE DETECTOR

The input voltage range is detected based on the peak voltage measured at the $\mathrm{BO} / \mathrm{HV}$ pin. Discrete values are selected for the PFC stage gain (feedforward) depending on the input voltage range. The controller compares $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ to an internal line select threshold, $\mathrm{V}_{\mathrm{BO}}$ (lineselect), typically 240 V. Once $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ exceeds $\mathrm{V}_{\mathrm{BO} \text { (lineselect) }}$, the PFC stage operates in "high line" (Commercial US - 277 Vac) or " 230 Vac" mode. In high line mode the maximum on time is
reduced by a factor of 3 , resulting in a maximum output power independent of input voltage.

The default power-up mode of the controller is low line. The controller switches to "high line" mode if $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ exceeds the line select threshold for longer than the low to high line timer, $\mathrm{t}_{\text {(low to high line) }}$, typically $300 \mu \mathrm{~s}$, as long as it was not previously in high line mode. If the controller has switched from "high line" to "low line" mode, the low to high line timer, $\mathrm{t}_{\text {(low to high line) }}$, is inhibited until $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ falls below $\mathrm{V}_{\mathrm{BO}}$ (stop). This prevents the controller from toggling back to "high line" until at least one $\mathrm{V}_{\mathrm{BO}}$ (stop) transition has occurred. The timer and logic is included to prevent unwanted noise from toggling the operating line level.

In "high line" mode the high to low line timer, $\mathrm{t}_{\text {(high }}$ to low line), (typically 54 ms ) is enabled once $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ falls below $\mathrm{V}_{\mathrm{BO} \text { (lineselect). }}$. It is reset once $\mathrm{V}_{\mathrm{BO} / \mathrm{HV}}$ exceeds $\mathrm{V}_{\mathrm{BO} \text { (lineselect). The controller switches back to "low line" }}$ mode if the high to low line timer expires.


Figure 5. Line Detector Waveforms

## FAULT INPUT

The NCL30030 includes a dedicated fault input accessible via the Fault pin. The controller will enter triple hiccup mode when the pin is pulled above the upper fault threshold, $\mathrm{V}_{\text {Fault(OVP), typically }} 3.0 \mathrm{~V}$. The controller is disabled if the Fault pin voltage, $\mathrm{V}_{\text {Fault }}$, is pulled below the lower fault threshold, $\mathrm{V}_{\text {Fault(OTP_in), }}$, typically 0.4 V . The lower threshold is normally used for detecting an overtemperature fault. The controller operates normally while the Fault pin voltage is maintained within the upper and lower fault thresholds. Figure 6 shows the architecture of the Fault input.

The lower fault threshold is intended to be used to detect an overtemperature fault using an NTC thermistor. A pull up current source $\mathrm{I}_{\text {Fault(OTP), }}$, (typically $45.5 \mu \mathrm{~A}$ ) generates a voltage drop across the thermistor. The resistance of the NTC thermistor decreases at higher temperatures resulting in a lower voltage across the thermistor. The controller detects a fault once the thermistor voltage drops below $\mathrm{V}_{\text {Fault(OTP_in). }}$. Part option A latches off the controller after an overtemperature fault is detected. For part option B the controller is re-enabled once the fault is removed such that $\mathrm{V}_{\text {Fault }}$ increases above $\mathrm{V}_{\text {Fault(OTP_out) }}$ and $\mathrm{V}_{\mathrm{CC}}$ reaches $\mathrm{V}_{\mathrm{CC}(\mathrm{on})}$. Figure 7 shows typical waveforms related to the latch option where as Figure 8 shows waveforms of the auto-recovery option.

An active clamp prevents the Fault pin voltage from reaching the upper latch threshold if the pin is open. To reach
the upper threshold, the external pull-up current has to be higher than the pull-down capability of the clamp (set by $\mathrm{R}_{\text {Fault(clamp) }}$ at $\mathrm{V}_{\text {Fault(clamp) }) \text {. The upper fault threshold is }}$ intended to be used for an overvoltage fault using a Zener diode and a resistor in series from the auxiliary winding voltage, $\mathrm{V}_{\mathrm{AUX}}$. The controller goes into a triple hiccup once $\mathrm{V}_{\text {Fault }}$ exceeds $\mathrm{V}_{\text {Fault(OVP). }}$
The Fault input signal is filtered to prevent noise from triggering the fault detectors. Upper and lower fault detector blanking delays, $\mathrm{t}_{\text {delay(Fault_OVP) }}$ and $\mathrm{t}_{\text {delay(Fault_OTP) }}$ are both typically $30 \mu \mathrm{~s}$. A fault is detected if the fault condition is asserted for a period longer than the blanking delay.

A bypass capacitor is usually connected between the Fault and GND pins and it will take some time for $\mathrm{V}_{\text {Fault }}$ to reach its steady state value once $\mathrm{I}_{\text {Fault(OTP) }}$ is enabled. Therefore, a lower fault (i.e. overtemperature) is ignored during soft-start. In Option B, $\mathrm{I}_{\text {Fault(OTP) }}$ remains enabled while the lower fault is present independent of $\mathrm{V}_{\mathrm{CC}}$ in order to provide temperature hysteresis. The upper OVP fault detection is enabled and remains active as long as the QR flyback is enabled.
Once the controller is latched, it is reset if a brown-out condition is detected or if $\mathrm{V}_{\mathrm{CC}}$ is cycled down to its reset level, $\mathrm{V}_{\mathrm{CC}(\text { reset })}$. In the typical application these conditions occur only if the ac voltage is removed from the system. Prior to reaching $\mathrm{V}_{\mathrm{CC}(\text { reset), }} \mathrm{V}_{\text {fault(clamp) }}$ is set at 0 V .


Figure 6. Fault Detection Schematic


Figure 7. Latch-off Function Timing Diagram


Figure 8. OTP Auto-Recovery Timing Diagram

## QR FLYBACK VALLEY LOCKOUT

The NCL30030 integrates a quasi-resonant (QR) flyback controller. The power switch turn-off of the QR converter is determined by the peak current set by the feedback loop. The switch turn-on is determined by the transformer demagnetization. The demagnetization is detected by monitoring the transformer auxiliary winding voltage.

Turning on the power switch once the transformer is demagnetized or reset reduces switching losses. Once the transformer is demagnetized, the drain voltage starts ringing at a frequency determined by the transformer magnetizing inductance and the drain lump capacitance eventually settling at the input voltage. A QR controller takes advantage of the drain voltage ringing and turns on the power switch at the drain voltage minimum or "valley" to
reduce switching losses and electromagnetic interference (EMI).

The operating frequency of a traditional QR flyback controller is inversely proportional to the system load. That is, a load reduction increases the operating frequency. This traditionally requires a maximum frequency clamp to limit the operating frequency. This causes the controller to become unstable and jump (or hesitate) between two valleys generating audible noise. The NCL30030 incorporates a patent pending valley lockout circuitry to eliminate valley jumping. Once a valley is selected, the controller stays locked in this valley until the output power changes significantly. Like a traditional QR flyback controller, the frequency increases when the load decreases. Once a higher valley is selected the frequency decreases very rapidly. It
will continue to increase if the load is further reduced. This technique extends QR operation over a wider output power range while maintaining good efficiency and limiting the maximum operating frequency. Figure 9 shows a qualitative frequency vs output power relationship.

Figure 10 shows the internal arrangement of the valley detection circuitry. An internal counter increments each time a valley is detected. The operating valley ( $1^{\text {st }}, 2^{\text {nd }}, 3^{\text {rd }}$ or $4^{\text {th }}$ ) is determined by the QFB voltage. As $\mathrm{V}_{\mathrm{QFB}}$ decreases
or increases, the valley comparators toggle one after another to select the proper valley. The activation of an " n " valley comparator blanks the " $\mathrm{n}-1$ " or " $\mathrm{n}+1$ " valley comparator output depending if $\mathrm{V}_{\mathrm{QFB}}$ decreases or increases, respectively.
A valley is detected once $\mathrm{V}_{\mathrm{QZCD}}$ falls below the QR flyback demagnetization threshold, $\mathrm{V}_{\mathrm{QzCD}}(\mathrm{th})$, typically 55 mV . The controller will switch once the valley is detected or increment the valley counter depending on QFB voltage.


Figure 9. Valley Lockout Frequency vs Output Power Relationship


Figure 11 shows the operating valley versus $\mathrm{V}_{\mathrm{QFB}}$. Once a valley is asserted by the valley selection circuitry, the controller is locked in this valley until $\mathrm{V}_{\mathrm{QFB}}$ decreases or increases such that $\mathrm{V}_{\mathrm{QFB}}$ reaches the next valley threshold. A decrease in output power causes the controller to switch from " $n$ " to " $n+1$ " valley until reaching the $4^{\text {th }}$ valley.

A further reduction of output power causes the controller to enter the voltage control oscillator (VCO) mode once
$\mathrm{V}_{\mathrm{QFB}}$ falls below $\mathrm{V}_{\mathrm{HVCOD}}$. In VCO mode the peak current is set to $\mathrm{V}_{\mathrm{QILIM} 1} * \mathrm{KI}_{\text {peak(VCO) }}$ as shown in Figure 12. The operating frequency in VCO mode is adjusted to deliver to required output power.

A hysteresis between valleys provides noise immunity and helps stabilize the valley selection in case of small perturbations on $\mathrm{V}_{\mathrm{QFB}}$.


Figure 11. Selected Operating Valley versus $\mathrm{V}_{\text {QFB }}$


Figure 12. Operating Valley versus $\mathrm{V}_{\text {QFB }}$

Figures 13 through 16 show drain voltage, $\mathrm{V}_{\mathrm{QFB}}$ and $\mathrm{V}_{\mathrm{QCT}}$ simulation waveforms for a reduction in output power. The transitions between $2^{\text {nd }}$ to $3^{\text {rd }}, 3^{\text {rd }}$ to $4^{\text {th }}$ and $4^{\text {th }}$
valley to VCO mode are observed without any instabilities or valley jumping.


Figure 13. Operating Mode Transitions Between $2^{\text {nd }}$ to $3^{\text {rd }}, 3^{\text {rd }}$ to $4^{\text {th }}$ and $4^{\text {th }}$ Valley to VCO Mode


Figure 14. Zoom 1: $2^{\text {nd }}$ to $3^{\text {rd }}$ Valley Transition



Figure 16. Zoom 3: $4^{\text {th }}$ Valley to VCO Mode Transition

## VCO MODE

The controller enters VCO mode once $\mathrm{V}_{\mathrm{QFB}}$ falls below $\mathrm{V}_{\mathrm{HVCOD}}$ and remains in VCO until $\mathrm{V}_{\mathrm{QFB}}$ exceeds $\mathrm{V}_{\mathrm{HVCOI}}$. In VCO mode the peak current is set to $\mathrm{V}_{\mathrm{QILIM} 1} * \mathrm{I}_{\text {peak }}(\mathrm{VCO})$ and the operating frequency is linearly dependent on $\mathrm{V}_{\mathrm{QFB}}$. The product of $\mathrm{V}_{\mathrm{QILIM} 1} * \mathrm{I}_{\text {peak }}(\mathrm{VCO})$ is typically $12.5 \%$. A minimum frequency clamp, $\mathrm{f}_{\mathrm{VCO}}(\mathrm{MIN})$, typically 27 kHz , prevents operation in the audible range. Further reduction in output power causes the controller to enter skip operation. The minimum frequency clamp is only enabled when operating in VCO mode.

The VCO mode operating frequency is set by the timing capacitor connected between the QCT and GND pins. This
capacitor is charged with a constant current source, $\mathrm{I}_{\mathrm{QCT}}$, typically $20 \mu \mathrm{~A}$.

The capacitor voltage, $\mathrm{V}_{\mathrm{QCT}}$, is compared to an internal voltage level, $\mathrm{V}_{\mathrm{f}(\mathrm{QFB})}$, inversely proportional to $\mathrm{V}_{\mathrm{QFB}}$ The relationship between and $\mathrm{V}_{\mathrm{f}(\mathrm{QFB})}$ and $\mathrm{V}_{\mathrm{QFB}}$ is given by Equation 2).

$$
\begin{equation*}
\mathrm{V}_{\mathrm{f}(\mathrm{QFB})}=5-2 \cdot \mathrm{~V}_{\mathrm{QFB}} \tag{eq.2}
\end{equation*}
$$

A drive pulse is generated once $\mathrm{V}_{\mathrm{QCT}}$ exceeds $\mathrm{V}_{\mathrm{f}(\mathrm{QFB})}$ followed by the immediate discharge of the timing capacitor. The timing capacitor is also discharged once the minimum frequency clamp is reached. Figure 17 shows simulation waveforms of $\mathrm{V}_{\mathrm{f}(\mathrm{QFB})}, \mathrm{V}_{\mathrm{QDRV}}$ and output current while operating in VCO mode.


Figure 17. VCO Mode Operating Waveforms

## FLYBACK TIMEOUT

In case of extremely damped oscillations, the QZCD comparator may be unable to detect the valleys. In this condition, drive pulses will stop waiting for the next valley or ZCD event. The NCL30030 ensures continued operation by incorporating a maximum timeout period after the last demagnetization detection. The timeout signal is a substitute for the ZCD signal for the valley counter. Figure 18 shows the timeout period generator circuit schematic. The steady state timeout period, $\mathrm{t}_{\mathrm{Q}(\text { tout } 2)}$, is set at $6 \mu \mathrm{~s}$ to limit the frequency step.

During startup, the voltage offset added by the overpower compensation diode, $\mathrm{D}_{\mathrm{OPP}}$, prevents the QZCD Comparator from accurately detecting the valleys. In this condition, the steady state timeout period will be shorter than the inductor demagnetization period causing continuous current mode (CCM) operation. CCM operation lasts for a few cycles until the voltage on the QZCD pin is high enough to detect the valleys. A longer timeout period, $\mathrm{t}_{\mathrm{Q}(\mathrm{tout} 1)}$, (typically $100 \mu \mathrm{~s}$ ) is set during soft-start to limit CCM operation. Figures 19 and 20 show the timeout period generator related waveforms.


Figure 18. Timeout Period Generator Circuit Schematic


Figure 19. Timeout Operation With a Missing $3^{\text {rd }}$ Valley


Figure 20. Timeout Operation With Missing $3^{\text {rd }}$ and $4^{\text {th }}$ Valleys

## QR FLYBACK CURRENT SENSE AND OVERLOAD

The power switch on time is modulated by comparing a ramp proportional to the switch current to $\mathrm{V}_{\mathrm{QFB}} / \mathrm{K}_{\mathrm{QFB}}$ using the PWM Comparator. The switch current is sensed across a current sense resistor, $\mathrm{R}_{\text {SENSE, }}$ and the resulting voltage is applied to the QCS pin. The current signal is blanked by a leading edge blanking (LEB) circuit. The blanking period eliminates the leading edge spike and high frequency noise during the switch turn-on event. The LEB period, $\mathrm{t}_{\mathrm{QCS}}(\mathrm{LEB} 1)$, is typically 275 ns . The drive pulse terminates once the current sense signal exceeds $\mathrm{V}_{\mathrm{QFB}} / \mathrm{K}_{\mathrm{QFB}}$.

The Maximum Peak Current Comparator compares the current sense signal to a reference voltage to limit the maximum peak current of the system. The maximum peak current reference voltage, $\mathrm{V}_{\mathrm{QILIM}}$, is typically 0.8 V . The maximum peak current setpoint is reduced by the overpower compensation circuitry. An overload condition causes the output of the Maximum Peak Current Comparator to transition high and enable the overload timer. Figure 21 shows the implementation of the current sensing circuitry.


Figure 21. Current Sensing Circuitry Schematic

The overload timer integrates the duration of the overload fault. That is, the timer count increases while the fault is present and reduces its count once it is removed. The overload timer duration, $\mathrm{t}_{\mathrm{QOVLD}}$, is typically 80 ms . If both the PWM and Maximum Peak Current Comparators toggle at the same time, the PWM Comparator takes precedence
and the overload timer counts down. The controller can latch (option A) or allow for auto-recovery (option B) once the overload timer expires. Auto-recovery requires a $\mathrm{V}_{\mathrm{CC}}$ triple hiccup before the controller restarts. Figures 22 and 23 show operating waveforms for latched and auto-recovery overload conditions.


Figure 22. Latched Overload Operation


Figure 23. Auto-Recovery Overload Operation

A severe overload fault like a secondary side winding short-circuit causes the switch current to increase very rapidly during the on-time. The current sense signal significantly exceeds $\mathrm{V}_{\text {QILIM1 }}$. But, because the current sense signal is blanked by the LEB circuit during the switch turn on, the system current can get extremely high causing system damage.

The NCL30030 protects against this fault by adding an additional comparator, Fault Overcurrent Comparator. The current sense signal is blanked with a shorter LEB duration, $\mathrm{t}_{\mathrm{QCS}}(\mathrm{LEB} 2)$, typically 120 ns , before applying it to the Fault Overcurrent Comparator. The voltage threshold of the comparator, $\mathrm{V}_{\text {QILIM2, }}$, typically 1.2 V , is set $50 \%$ higher than $\mathrm{V}_{\text {QILIM1 }}$, to avoid interference with normal operation. Four
consecutive faults detected by the Fault Overcurrent Comparator causes the controller to enter triple-hiccup auto-recovery mode. The count to 4 provides noise immunity during surge testing. The counter is reset each time a QDRV pulse occurs without activating the Fault Overcurrent Comparator. A $1 \mu \mathrm{~A}$ (typically) pull-up current source, $\mathrm{I}_{\mathrm{QCS}}$, pulls up the QCS pin to disable the controller if the pin is left open.

## QR FLYBACK SOFT-START

Soft-start is achieved by ramping up an internal reference, $\mathrm{V}_{\text {SSTART }}$, and comparing it to current sense signal. $\mathrm{V}_{\text {SSTART }}$ ramps up from 0 V once the controller powers up. The soft-start duration, $\mathrm{t}_{\text {SSTART }}$, is typically 4 ms .

During soft-start the timeout duration is extended and the lower latch or OTP Comparator signal (typically for
overtemperature) is blanked. Soft-start ends once $V_{\text {SSTART }}$ exceeds the peak current sense signal threshold.

## QR FLYBACK OVERPOWER COMPENSATION

The input voltage of the QR flyback stage varies with the line voltage and operating mode of the PFC converter. At low line the PFC bulk voltage is 220 V and at high line it will be 390 V or 440 V , depending on the version of the part. Additionally, the PFC can be disabled at which point the PFC bulk voltage is set by the rectified peak line voltage.
An integrated overpower circuit provides a relative constant output power across PFC bulk voltage, $\mathrm{V}_{\text {bulk }}$. It also reduces the variation on $\mathrm{V}_{\mathrm{QFB}}$ during the PFC stage enable or disable transitions. Figure 24 shows the circuit schematic for the overpower detector.


Figure 24. Overpower Compensation Circuit Schematic

The auxiliary winding voltage during the power switch on time is a reflection of the input voltage scaled by the primary to auxiliary winding turns ratio, $\mathrm{N}_{\mathrm{P}, \mathrm{AUX}}$, as shown in Figure 25.


Figure 25. Auxiliary Winding Voltage Waveform

Overpower compensation is achieved by scaling down the on-time reflected voltage and applying it to the QZCD pin.

The voltage is scaled down using $\mathrm{R}_{\mathrm{OPPU}}$ and $\mathrm{R}_{\mathrm{OPPL}}$. The negative voltage applied to the pin is referred to as $\mathrm{V}_{\text {OPP. }}$

The internal current setpoint is the sum of $\mathrm{V}_{\mathrm{OPP}}$ and peak current sense threshold, $\mathrm{V}_{\text {QILIM1 }} . \mathrm{V}_{\text {OPP }}$ is also subtracted from $\mathrm{V}_{\mathrm{QFB}}$ to compensate for the PWM Comparator delay and improve the PFC on/off accuracy.

The current setpoint is calculated using Equation 3. For example, a $\mathrm{V}_{\mathrm{OPP}}$ of -0.15 V results in a current setpoint of 0.65 V .

$$
\begin{equation*}
\text { Current setpoint }=\mathrm{V}_{\text {QILIM1 }}+\mathrm{V}_{\mathrm{OPP}} \tag{eq.3}
\end{equation*}
$$

To ensure optimal zero-crossing detection, a diode is needed to bypass $\mathrm{R}_{\mathrm{OPPU}}$ during the off-time. Equation 4 is used to calculate $\mathrm{R}_{\mathrm{OPPU}}$ and $\mathrm{R}_{\mathrm{OPPL}}$.

$$
\begin{equation*}
\frac{R_{\mathrm{QZCD}}+\mathrm{R}_{\mathrm{OPPU}}}{\mathrm{R}_{\mathrm{OPPL}}}=-\frac{\mathrm{N}_{\mathrm{P}, \mathrm{AUX}} \cdot \mathrm{~V}_{\text {bulk }}-\mathrm{V}_{\mathrm{OPP}}}{\mathrm{~V}_{\mathrm{OPP}}} \tag{eq.4}
\end{equation*}
$$

$\mathrm{R}_{\text {OPPU }}$ is selected once a value is chosen for $\mathrm{R}_{\text {OPPL }}$. $\mathrm{R}_{\text {OPPL }}$ is selected large enough such that enough voltage is available for the zero crossing detection during the off-time.

It is recommended to have at least 8 V applied on the QZCD pin for good detection. The maximum voltage is internally clamped to $\mathrm{V}_{\mathrm{CC}}$. The off-time voltage on the QZCD is given by Equation 5 .

$$
\begin{equation*}
\mathrm{V}_{\mathrm{QZCD}}=-\frac{\mathrm{R}_{\mathrm{OPPL}}}{\mathrm{R}_{\mathrm{OZCD}}+\mathrm{R}_{\mathrm{OPPL}}} \cdot\left(\mathrm{~V}_{\mathrm{AUX}}-\mathrm{V}_{\mathrm{F}}\right) \tag{eq.5}
\end{equation*}
$$

Where $\mathrm{V}_{\mathrm{AUX}}$ is the voltage across the auxiliary winding and $\mathrm{V}_{\mathrm{F}}$ is the $\mathrm{D}_{\mathrm{OPP}}$ forward voltage drop.

The ratio between $\mathrm{R}_{\mathrm{QZCD}}$ and $\mathrm{R}_{\mathrm{OPPL}}$ is given by Equation 6. It is obtained combining Equations 4 and 5.

$$
\begin{equation*}
\frac{R_{\mathrm{OZCD}}}{\mathrm{R}_{\mathrm{OPPL}}}=\frac{\mathrm{V}_{\mathrm{AUX}}-\mathrm{V}_{\mathrm{F}}-\mathrm{V}_{\mathrm{QZCD}}}{\mathrm{~V}_{\mathrm{QZCD}}} \tag{eq.6}
\end{equation*}
$$

A design example is shown below:
System Parameters:
$\mathrm{V}_{\text {AUX }}=18 \mathrm{~V}$
$\mathrm{V}_{\mathrm{F}}=0.6 \mathrm{~V}$
$\mathrm{N}_{\mathrm{P}, \mathrm{AUX}}=0.18$
The ratio between $\mathrm{R}_{\mathrm{QZCD}}$ and $\mathrm{R}_{\mathrm{OPPL}}$ is calculated using Equation 6 for a minimum $\mathrm{V}_{\mathrm{QZCD}}$ of 8 V .

$$
\frac{\mathrm{R}_{\mathrm{OZCD}}}{\mathrm{R}_{\mathrm{OPPL}}}=\frac{18-0.6-8}{8} \approx 1.2
$$

$R_{\mathrm{QZCD}}$ is arbitrarily set to $1 \mathrm{k} \Omega$. R $\mathrm{R}_{\mathrm{OPPL}}$ is also set to $1 \mathrm{k} \Omega$ because the ratio between the resistors is close to 1 .

The NCL30030 maximum overpower compensation or peak current setpoint reduction is $31.25 \%$ for a $V_{\text {OPP }}$ of -250 mV . We will use this value for the following example:

Substituting values in Equation 4 and solving for $\mathrm{R}_{\mathrm{OPPU}}$ we obtain,

$$
\begin{aligned}
\frac{\mathrm{R}_{\mathrm{QZCD}}+\mathrm{R}_{\mathrm{OPPU}}}{\mathrm{R}_{\mathrm{OPPL}}} & =-\frac{0.18 \cdot 370-(-0.25)}{(-0.25)}=271 \\
\mathrm{R}_{\mathrm{OPPU}} & =271 \cdot \mathrm{R}_{\mathrm{OPPL}}-\mathrm{R}_{\mathrm{QZCD}} \\
\mathrm{R}_{\mathrm{OPPU}} & =271 \cdot 1 \mathrm{k}-1 \mathrm{k}=270 \mathrm{k}
\end{aligned}
$$

## POWER FACTOR CORRECTION

The PFC stage operates in critical conduction mode $(\mathrm{CrM})$. In CrM the PFC inductor current, $\mathrm{I}_{\mathrm{L}}(\mathrm{t})$, reaches zero
at the end of each switch cycle. Figure 26 shows the PFC inductor current while operating in CrM . High power factor and low harmonic distortion is achieved by shaping the input current, $I_{i n}(t)$, such that it is sinusoidal and in phase with the ac line voltage, $\mathrm{V}_{\mathrm{in}}(\mathrm{t})$.


Figure 26. Inductor Current in CrM
To achieve unity power factor and low harmonic distortion the NCL30030 uses a peak current mode control architecture where the cycle-by-cycle current limit is set by a multiplier circuit. A block diagram of the control architecture is shown in Figure 27. The control works by generating a DC current proportional to the instantaneous AC line voltage and multiplying that current with the error voltage generated from the feedback error amplifier.

The multiplication factor is determined by the output of a comparator which measures the error voltage against a high frequency ramping signal. As the error voltage approaches its maximum value, the multiplication factor approaches 1. The output of the comparator toggles a switch to modulate the DC current from the current generator. The modulated current then feeds a resistor to set the peak current limit and hence control the duty cycle for every switching period. An external capacitor on the MULT pin is used to filter ripple caused by the modulation.
This control architecture is effectively a dual loop control method where the current generator shapes the peak current setpoint such that it follows the AC input while the error voltage adjusts the peak current to ensure that bulk voltage regulation is maintained.


## PFC FEEDBACK

The PFC feedback circuitry is shown in Figure 28. A resistor divider consisting of R1 and R2 scales down the PFC output voltage, $\mathrm{V}_{\text {bulk, }}$ to generate a PFC feedback signal. The feedback signal is applied to the inverting input of a transconductance error amplifier which regulates $\mathrm{V}_{\text {bulk }}$ by comparing the PFC feedback signal to an internal reference voltage, $V_{\text {PREF }}$. The reference is connected to the non-inverting input of the error amplifier and is trimmed during manufacturing to achieve an accuracy of $\pm 2 \%$ across temperature.


Figure 28. PFC Regulation Circuit Schematic

## PFC ERROR AMPLIFIER

A transconductance amplifier has a voltage-to-current gain, $g_{m}$. That is, the amplifier's output current is controlled by the differential input voltage. The NCL30030 amplifier
has a typical $\mathrm{g}_{\mathrm{m}}$ of $200 \mu \mathrm{~S}$. The PControl pin provides access to the amplifier output for compensation. The compensation network is ground referenced allowing the PFC feedback signal to detect undervoltage and overvoltage conditions as shown in Figure 28.
The compensation network on the PControl pin is selected to filter the bulk voltage ripple such that a constant control voltage is maintained across the ac line cycle. A capacitor between the PControl pin and ground sets a pole. A pole at or below 20 Hz is enough to filter the ripple voltage for a 50 and 60 Hz system. The low frequency pole, $\mathrm{f}_{\mathrm{p}}$, of the system is calculated using Equation 7.

$$
\begin{equation*}
f_{p}=\frac{g m}{2 \pi C_{P C o n t r o l}} \tag{eq.7}
\end{equation*}
$$

where, $\mathrm{C}_{\text {PControl }}$ is the capacitor on the PControl pin to ground.
The output of the error amplifier is held low when the PFC is disabled by means of an internal pull-down transistor. The pull down transistor is disabled once the PFC stage is enabled. An internal voltage clamp is then enabled to quickly raise $V_{\text {PControl }}$ to its minimum voltage, $\mathrm{V}_{\mathrm{PControl}(\mathrm{min})}$, typically 0.6 V .

## PFC TRANSIENT RESPONSE

The PFC bandwidth is set low enough to achieve good power factor. However, a low bandwidth system is slow and fast load transients can result in large output voltage excursions. The NCL30030 incorporates dedicated circuitry to help maintain regulation of the output voltage independent of load transients.
An undervoltage detector monitors the ratio between $\mathrm{V}_{\mathrm{PFB}}$ and $\mathrm{V}_{\operatorname{PrEF}(\mathrm{xL})}$. Once the ratio between $\mathrm{V}_{\mathrm{PFB}}$ and $\mathrm{V}_{\operatorname{PREF}(\mathrm{xL})}$ exceeds $\mathrm{K}_{\mathrm{LOW}(\mathrm{PFCxL})}$, typically $5.5 \%$, a pull-up current source on the PControl pin, $\mathrm{I}_{\mathrm{PControl}(\text { boost })}$, is enabled to speed up the charge of the compensation network. This results in an increased on-time and thus output power. $\mathrm{I}_{\text {PControl(boost) }}$ is typically $240 \mu \mathrm{~A}$. The boost current source
is disabled once the ratio between $V_{\mathrm{PFB}}$ and $\mathrm{V}_{\operatorname{PREF}(\mathrm{xL})}$ drops below $\mathrm{K}_{\mathrm{LOW}(\mathrm{PFCxL})}$, typically $4 \%$.

The boost current source becomes active as soon as the PFC is enabled. Coupled with the lower control clamp, the boost current source assists in rapidly bringing $\mathrm{V}_{\text {PControl }}$ to its set point to allow the bulk voltage to quickly reach regulation. Achieving regulation is detected by monitoring the error amplifier output current. The error amplifier output current drops to zero once the PFC output voltage reaches the target regulation level.

The maximum PFC output voltage is limited by the overvoltage protection circuitry. The NCL30030 incorporates both soft and hard overvoltage protection. The hard overvoltage protection function immediately terminates and prevents further PFC drive pulses when
$V_{\text {PFB }}$ exceeds the hard-OVP level, $V_{\text {POVP }}$ $\left(\mathrm{V}_{\operatorname{PREF}(\mathrm{xL})}{ }^{*} \mathrm{~K}_{\operatorname{POVP}(\mathrm{xL})}\right)$. Soft-OVP reduces the on-time proportional to the delta between $\mathrm{V}_{\mathrm{PFB}}$ and the hard-OVP level. Soft-OVP is enabled once the delta, $\Delta_{\mathrm{POVP}(\mathrm{xL})}$, between $V_{\text {PFB }}$ and the hard-OVP level is between 20 and 55 mV . Figure 29 shows a block diagram of the boost and Soft-OVP circuits.

During power up, $\mathrm{V}_{\text {PControl }}$ exceeds the regulation level due to the system's inherently low bandwidth. This causes the bulk voltage to rapidly increase and exceed its regulation. The on time starts to decrease when soft-OVP is activated. Once the bulk voltage decreases to its regulation level the PFC on time is no longer controlled by the soft-OVP circuitry.


Figure 29. Boost and Soft-OVP Circuit Schematics

## PFC CURRENT SENSE AND ZERO CURRENT DETECTION

The NCL30030 uses a novel architecture combining the PFC current sense and zero current detectors (ZCD) in a
single input terminal. Figure 30 shows the circuit schematic of the current sense and ZCD detectors.


Figure 30. PFC Current Sense and ZCD Detectors Schematic

## PFC CURRENT SENSE

The PFC Switch current is sensed across a sense resistor, $\mathrm{R}_{\text {Psense }}$, and the resulting voltage ramp is applied to the PCS/PZCD pin. The current signal is blanked by a leading edge blanking (LEB) circuit. The blanking period eliminates the leading edge spike and high frequency noise during the switch turn-on event. The LEB period, tPCS(LEB1), is typically 325 ns . The Current Limit Comparator disables the PFC driver once the current sense signal exceeds the PFC current sense reference, $\mathrm{V}_{\text {PILIM1 }}$, typically 1.5 V .

A severe overload fault like a PFC boost diode short circuit causes the switch current to increase very rapidly during the on-time. The current sense signal significantly exceeds $V_{\text {PILIM1. }}$. But, because the current sense signal is blanked by the LEB circuit during the switch turn on, the system current can get extremely high causing system damage.

The NCL30030 protects against this fault by adding an additional comparator, PFC Short Circuit Comparator. The current sense signal is blanked with a shorter LEB duration, $t_{\text {PCS(LEB2) }}$, typically 175 ns , before applying it to the PFC Short Circuit Comparator. The voltage threshold of the
comparator, $\mathrm{V}_{\text {PILIM2 }}$, typically 2 V , is set $33 \%$ higher than $V_{\text {PILIM1 }}$, to avoid interference with normal operation. Whenever a fault is detected by the Short Circuit Comparator, the watchdog timer increases to 1 ms allowing the system time to recover from the excessive over current. The next PFC drive pulse is then initiated when the watchdog timer expires.

## PFC ZERO CURRENT DETECTION

The off-time in a CrM PFC topology varies with the instantaneous line voltage and is adjusted every switching cycle to allow the inductor current to reach zero before the next switching cycle begins. The inductor is demagnetized once its current reaches zero. Once the inductor is demagnetized the drain voltage of the PFC switch begins to drop. The inductor demagnetization is detected by sensing the voltage across the inductor using an auxiliary winding. This winding is commonly known as a zero crossing detector (ZCD) winding. This winding provides a scaled version of the inductor voltage. Figure 31 shows the ZCD winding arrangement.


The ZCD voltage, $\mathrm{V}_{\mathrm{ZCD}}$, is positive while the PFC Switch is off and current flows through the PFC inductor. $\mathrm{V}_{\mathrm{ZCD}}$ drops to and rings around zero volts once the inductor is demagnetized. The next switching cycle begins once a negative transition is detected on the PCS/PZCD pin. A positive transition (corresponding to the PFC switch turn off) arms the ZCD detector to prevent false triggering. The arming of the ZCD detector, $\mathrm{V}_{\mathrm{PZCD}}$ (rising), is typically 0.75 V . The trigger threshold, $\mathrm{V}_{\mathrm{PZCD}}$ (falling), is typically 0.25 V . The NCL30030 also incorporates a blanking period, $\mathrm{T}_{\text {PZCD_Blank }}$ which prevents detection of a ZCD event for 700 ns after the PFC switch turn off.

The PCS/PZCD pin is internally clamped to 5 V with a Zener diode and a $2 \mathrm{k} \Omega$ resistor. A resistor in series with the PCS/PZCD pin is required to limit the current into pin. The Zener diode also prevents the voltage from going below ground. Figure 32 shows typical ZCD waveforms.


Figure 32. ZCD Winding Waveforms

During startup there are no ZCD transitions to set the PFC PWM Latch and generate a PDRV pulse. A watchdog timer, $t_{\text {PFC(off1) }}$, starts the drive pulses in the absence of ZCD transitions. Its duration is typically $200 \mu \mathrm{~s}$. The timer is also useful if the line voltage transitions from low line to high line and while operating at light load because the amplitude of the ZCD signal may be too small to cross the ZCD arming threshold. The watchdog timer is reset at the beginning of a PFC drive pulse. It is disabled during a PFC hard overvoltage and feedback input short circuit condition.

## PFC ENABLE \& DISABLE

In some applications it is desired to disable the PFC at lighter loads to increase the overall system efficiency. The NCL30030 integrates a novel architecture that allows the user to program the PFC disable threshold based on the percentage of QR output power. The PFC enable circuitry is inactive until the QR flyback soft start period has ended. A voltage to current (V-I) converter generates a current proportional to $\mathrm{V}_{\mathrm{QFB}}$. This current is pulse width modulated by the demagnetization time of the flyback controller to generate a current, I I PONOFF, proportional to the output power. An external resistor, $\mathrm{R}_{\text {PONOFF, }}$ between the PONOFF and GND pins is used to scale the output power signal. A capacitor, $\mathrm{C}_{\text {PONOFF }}$, in parallel with $\mathrm{R}_{\text {PONOFF }}$ is required to average the signal on this pin. A good compromise between voltage ripple and speed is achieved by setting the time constant of $\mathrm{C}_{\text {PONOFF }}$ and $\mathrm{R}_{\text {PONOFF }}$ to $160 \mu \mathrm{~s}$.

The PONOFF pin voltage, $\mathrm{V}_{\text {PONOFF }}$, is compared to an internal reference, $\mathrm{V}_{\text {POFF }}$ (typically 2 V ) to disable the PFC stage. In high power SSL applications it is often desired to control the PFC disable point from the secondary side. An optocoupler can be used as a logic disable to ground the PONOFF pin when the PFC needs to be disabled.

Once $V_{\text {PONOFF }}$ decreases below $V_{\text {POFF }}$, the PFC disable timer, tPdisable, is enabled. The PFC disable timer is typically 500 ms . The PFC stage is disabled once the timer expires. The PFC stage is enabled once $\mathrm{V}_{\text {PONOFF }}$ exceeds $\mathrm{V}_{\text {POFF }}$ by $\mathrm{V}_{\text {PONHYS }}$ for a period longer than the PFC enable filter, tPenable(filter), typically $100 \mu \mathrm{~s}$. A shorter delay for the PFC enable threshold is used to reduce the bulk capacitor requirements during a step load response. Figure 33 shows the block diagram of the PFC disable circuit.


Figure 33. PFC On/Off Control Circuitry

## PFC SKIP

The PFC stage incorporates skip cycle operation at light loads to reduce input power. Skip operation disables the PFC stage if the PControl voltage decreases below the skip threshold. The skip threshold voltage is typically 25 mV ( $\Delta \mathrm{V}_{\text {PSKIP }}$ ) above the PControl minimum voltage clamp, $\mathrm{V}_{\text {PControl(min). }}$. The PFC stage is enabled once $\mathrm{V}_{\text {PControl }}$ increases above the skip threshold by the skip hysteresis, $\mathrm{V}_{\text {PSKIP(HYS). }}$. PFC skip is disabled during any initial PFC startup and when the PFC is in a UVP. Skip operation will become active after the PFC has reached regulation.

## PFC AND FLYBACK DRIVERS

The NCL30030 maximum supply voltage, $\mathrm{V}_{\mathrm{CC}(\mathrm{MAX})}$, is 30 V . Typical high voltage MOSFETs have a maximum gate voltage rating of 20 V . Both the PFC and flyback drivers incorporate an active voltage clamp to limit the gate voltage on the external MOSFETs. The PFC and flyback voltage clamps, $\mathrm{V}_{\mathrm{PDRV} \text { (high2) }}$ and $\mathrm{V}_{\mathrm{QDRV}(\text { high2) }}$, are typically 12 V with a maximum limit of 14 V .

## AUTO-RECOVERY

The controller is disabled and enters "triple-hiccup" mode if $\mathrm{V}_{\mathrm{CC}}$ drops below $\mathrm{V}_{\mathrm{CC}(\text { off })}$. The controller will also enter "triple-hiccup" mode if an overload fault is detected on the non-latching version. A hiccup consists of $\mathrm{V}_{\mathrm{CC}}$ falling down to $\mathrm{V}_{\mathrm{CC}(\text { off })}$ and charging up to $\mathrm{V}_{\mathrm{CC}(\text { on })}$. The controller needs to complete 3 hiccups before restarting.

## TEMPERATURE SHUTDOWN

An internal thermal shutdown circuit monitors the junction temperature of the IC. The controller is disabled if the junction temperature exceeds the thermal shutdown threshold, $\mathrm{T}_{\text {SHDN }}$, typically $150^{\circ} \mathrm{C}$. A continuous $\mathrm{V}_{\mathrm{CC}}$ hiccup is initiated after a thermal shutdown fault is detected. The controller restarts at the next $\mathrm{V}_{\mathrm{CC}(\text { on })}$ once the IC temperature drops below below $\mathrm{T}_{\text {SHDN }}$ by the thermal shutdown hysteresis, $\mathrm{T}_{\text {SHDN(HYS), }}$, typically $40^{\circ} \mathrm{C}$.
The thermal shutdown fault is also cleared if $\mathrm{V}_{\mathrm{CC}}$ drops below $\mathrm{V}_{\mathrm{CC}(\text { reset), }}$, a brown-out fault is detected or if the line voltage is removed. A new power up sequences commences at the next $\mathrm{V}_{\mathrm{CC}(\text { on })}$ once all the faults are removed.

ORDERING INFORMATION

| Device | Package | Shipping ${ }^{\dagger}$ |
| :--- | :---: | :---: |
| NCL30030B1DR2G |  |  |
| NCL30030B2DR2G |  | SOIC16 NB LESS PIN 2 <br> (Pb-Free) |
| NCL30030B3DR2G |  |  |

[^0]
## PACKAGE DIMENSIONS

## SOIC-16 NB MISSING PIN 2 <br> CASE 751DT


*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the 10 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdt/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free

USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your loca Sales Representative


[^0]:    $\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
    *Please contact local sales representative for availability

