#### MAX22517-MAX22519

# Self-Powered, 2-Channel, 3.5kV<sub>RMS</sub> Digital Isolator

#### **General Description**

The MAX22517-MAX22519 are dual-channel digital galvanic isolators with integrated field-side supply using Maxim's proprietary process technology. The field-side power is supplied by the logic-side using an integrated isolated DC-DC converter. This approach eliminates the bulky and expensive external isolated power supply when the power demand of the field side is small. All of the devices in the family feature basic isolation with a withstand voltage rating of 3.5kV<sub>RMS</sub> for 60s or 445V<sub>RMS</sub> of continuous operation. With a single resistor on each input, the inputs of the MAX22517-MAX22519 can withstand 1.2/50µs surge pulses up to ±2kV between inputs (common mode) or up to ±1kV between input and field ground (differential), as well as continuous shorts to 24VAC. MAX22517-MAX22519 provide compact, reliable, and cost-efficient solutions for applications such as industrial IoT, industrial networking systems, and building automation.

Both sides of the isolators are powered from a single 3.0V to 5.5V supply on the logic side, which also sets the output logic level. Both channels of the MAX22517–MAX22519 transfer data from the field side to the logic side and are always enabled. Each output is high when the corresponding input is high and low when the corresponding input is low.

Devices are available with either push-pull or open-drain outputs, and output default states are either logic-high (push-pull version) or high impedance (open-drain versions). The default is the state the output assumes when either power domain of the device is undervoltage or the input is open circuit. See the <u>Ordering Information</u> for the part numbers associated with each option.

All of the devices in the MAX22517–MAX22519 family are available in a 8-pin wide-body SOIC package with 5.5mm of creepage and clearance. The package material has a minimum comparative tracking index (CTI) of 400V, which gives it a group II rating in creepage tables. All devices are rated for operation at ambient temperatures of -40°C to +125°C.

## **Applications**

- Industrial IoT
- Industrial Networking Systems
- Building Automation
- Medical Equipment

#### **Benefits and Features**

- Robust Protection in Small Footprint
  - · Integrated Isolated Field-Side Supply
  - · Integrated Galvanic Digital Isolation
  - Integrated Surge and Short Protection with External Series Resistor
    - 24VAC Short Protection
    - ±1kV Line-to-Ground and ±2kV Line-to-Line Surge Tolerance (1.2/50µs Waveform)
  - Compact 8-Pin Wide-Body SOIC Package (5.5mm Creepage)
- Robust Galvanic Isolation of Digital Signals
  - 3.5kV<sub>RMS</sub> Isolation Voltage for 60s (V<sub>ISO</sub>)
  - 445V<sub>RMS</sub> Continuous Working Voltage (V<sub>IOWM</sub>)
- Design Flexibility
  - 220µA Field-Side Supply External Load Capability
  - 3V to 5.5V Logic-Side Supply
  - -40°C to +125°C Operating Temperature Range

#### **Safety Regulatory Approvals**

- UL According to UL1577
- cUL According to CSA Bulletin 5A

Ordering Information appears at end of data sheet.



# **Dual Relay Contact Monitoring System**



# Self-Powered, 2-Channel, 3.5kV<sub>RMS</sub> Digital Isolator

#### **Absolute Maximum Ratings**

| V <sub>DDF</sub> to GNDF (internally generated) | 0.3V to +6V                       |
|-------------------------------------------------|-----------------------------------|
| IN_F Current                                    |                                   |
| MAX22517, MAX22518                              | 6mA to +5.5mA                     |
| MAX22519                                        | 6mA to +6mA                       |
| IN_F to GNDF (no series resistor)               |                                   |
| MAX22517, MAX22518                              | 0.4V to +5.65V                    |
| MAX22519                                        |                                   |
| IN_F to GNDF (10kΩ series resistor)             | 60V to +60V                       |
| V <sub>DDL</sub> to GNDL                        | 0.3V to +6V                       |
| OUT_L to GNDL                                   |                                   |
| MAX22517                                        | 0.3V to (V <sub>DDI</sub> + 0.3V) |

| MAX22518, MAX22519                | 0.3V to +6V              |
|-----------------------------------|--------------------------|
| Short-Circuit Continuous Curre    | ent                      |
| OUT_L to V <sub>DDL</sub> or GNDL | ±50mA                    |
| Continuous Power Dissipation      | $(T_A = +70^{\circ}C)$   |
| Wide SOIC (derate 9.39mW          | /°C above +70°C)751.17mW |
| Operating Temperature Range       | e40°C to +125°C          |
| Maximum Junction Temperatu        | re+150°C                 |
| Storage Temperature Range         | 60°C to +150°C           |
| Lead Temperature (soldering,      | 10s)+300°C               |
| Soldering Temperature (reflow     | r)+260°C                 |
|                                   |                          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Package Information**

#### 8 Wide SOIC

| Package Code                           | W8MS+1         |
|----------------------------------------|----------------|
| Outline Number                         | <u>21-0262</u> |
| Land Pattern Number                    | <u>90-0258</u> |
| Thermal Resistance, Four-Layer Board:  |                |
| Junction to Ambient (θ <sub>JA</sub> ) | 106.5°C/W      |
| Junction to Case (θ <sub>JC</sub> )    | 46.67°C/W      |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **DC Electrical Characteristics**

 $(V_{DDL} - V_{GNDL} = 3.0 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDL} - V_{GNDL} = 3.3 \text{V}, V_{GNDF} = V_{GNDL}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                  | SYMBOL              | SYMBOL CONDITIONS                                       |      | TYP | MAX  | UNITS |
|------------------------------------------------------------|---------------------|---------------------------------------------------------|------|-----|------|-------|
| FIELD SIDE                                                 |                     |                                                         |      |     |      |       |
| V <sub>DDF</sub> Supply Voltage                            | V <sub>DDF</sub>    | Relative to GNDF, internally regulated                  | 2.7  |     | 4    | V     |
| V <sub>DDF</sub> External Load<br>Current                  | I <sub>DDF_LD</sub> | Data rate < 100kbps                                     |      |     | 220  | μA    |
| Field-Side<br>Undervoltage-Lockout<br>Threshold            | V <sub>UVLOF</sub>  | V <sub>DDF</sub> rising                                 | 1.95 | 2.1 | 2.25 | V     |
| Field-Side<br>Undervoltage-Lockout<br>Threshold Hysteresis | Vuvlof_HYST         |                                                         |      | 100 |      | mV    |
| FIELD-SIDE INPUTS (IN_F)                                   |                     |                                                         |      |     |      |       |
| Input Boost Voltage                                        | V <sub>IN_BST</sub> | MAX22517/MAX22518, I <sub>IN_BST</sub> = -1μA per input | 5    |     | 5.5  | V     |
| Input Boost Current                                        | I <sub>IN_BST</sub> | MAX22517/MAX22518                                       |      | -5  | -    | μA    |

### **DC Electrical Characteristics (continued)**

 $(V_{DDL} - V_{GNDL} = 3.0 V \text{ to } 5.5 V, C_L = 15 pF, T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDL} - V_{GNDL} = 3.3 V, V_{GNDF} = V_{GNDL}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ 

| PARAMETER                                                  | SYMBOL             | CONDITIONS                                    | MIN                       | TYP  | MAX                       | UNITS |
|------------------------------------------------------------|--------------------|-----------------------------------------------|---------------------------|------|---------------------------|-------|
| Input Pullup Current                                       | I <sub>IN_PU</sub> | MAX22519                                      | -10                       | -5   | -1.5                      | μA    |
| Field Input High Voltage                                   | V <sub>IH</sub>    |                                               | 0.7 x<br>V <sub>DDF</sub> |      |                           | V     |
| Field Input Low Voltage                                    | V <sub>IL</sub>    |                                               |                           |      | 0.3 x<br>V <sub>DDF</sub> | V     |
| Field Input Hysteresis                                     | V <sub>HYS</sub>   |                                               |                           | 0.4  |                           | V     |
| LOGIC SIDE                                                 |                    |                                               |                           |      |                           |       |
| V <sub>DDL</sub> Supply Voltage                            | V <sub>DDL</sub>   | Relative to GNDL                              | 3                         |      | 5.5                       | V     |
| V Cumply Cumpet                                            |                    | V <sub>DDL</sub> = 5V, C <sub>L</sub> = 0pF   |                           | 7.5  | 10                        | A     |
| V <sub>DDL</sub> Supply Current                            | I <sub>DDL</sub>   | V <sub>DDL</sub> = 3.3V, C <sub>L</sub> = 0pF |                           | 7.5  | 10                        | - mA  |
| Logic-Side<br>Undervoltage-Lockout<br>Threshold            | V <sub>UVLOL</sub> | V <sub>DDL</sub> rising                       | 2.69                      | 2.82 | 2.95                      | V     |
| Logic-Side<br>Undervoltage-Lockout<br>Threshold Hysteresis | Vuvlol_HYST        |                                               |                           | 100  |                           | mV    |
| LOGIC-SIDE OUTPUTS                                         | (OUT_L)            |                                               |                           |      |                           |       |
| Output Logic-High<br>Voltage                               | V <sub>OH</sub>    | MAX22517, OUT_L sourcing 4mA                  | V <sub>DDL</sub> - 0.4    |      |                           | V     |
| Output Logic-Low<br>Voltage                                | V <sub>OL</sub>    | OUT_L sinking 4mA                             |                           |      | 0.4                       | V     |
| Output Logic-High<br>Leakage Current                       | I <sub>OH_LK</sub> | MAX22518/MAX22519, OUT_L = 0V, 5.5V           | -1                        |      | +1                        | μА    |

#### **Dynamic Characteristics**

 $(V_{DDL} - V_{GNDL} = 3.0 V \text{ to } 5.5 V, C_L = 15 pF, T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDL} - V_{GNDL} = 3.3 V, V_{GNDF} = V_{GNDL}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ 

| PARAMETER                                  | SYMBOL            | CONDITIONS                               | MIN | TYP | MAX | UNITS |
|--------------------------------------------|-------------------|------------------------------------------|-----|-----|-----|-------|
| Common-Mode<br>Transient Immunity          | СМТІ              | IN_F = GNDF or V <sub>DDF</sub> (Note 4) |     | 50  |     | kV/μs |
| Maximum Data Rate                          | DR <sub>MAX</sub> | (Note 1)                                 | 1   |     |     | Mbps  |
| Minimum Detectable Field Input Pulse Width | PW <sub>MIN</sub> | No external capacitor on IN_F (Note 1)   |     |     | 1   | μs    |
| Glitch Rejection                           |                   |                                          |     | 55  |     | ns    |
| Power-Up Delay ( <u>Figure</u> <u>2</u> )  | t <sub>DEL</sub>  | C <sub>VDDF</sub> = 0.1μF                |     | 280 |     | μs    |
|                                            | 4                 | No external input series resistance      |     | 80  | 130 |       |
| Propagation Delay (Figure 1)               | t <sub>PLH</sub>  | 10kΩ external input series resistance    |     | 120 |     | no    |
|                                            | 4                 | No external input series resistance      |     | 80  | 130 | ns    |
|                                            | t <sub>PHL</sub>  | 10kΩ external input series resistance    |     | 120 |     |       |

# **Dynamic Characteristics (continued)**

 $(V_{DDL} - V_{GNDL} = 3.0 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted}.$  Typical values are at  $V_{DDL} - V_{GNDL} = 3.3 \text{V}, V_{GNDF} = V_{GNDL}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted}.$  (Note 2)

| PARAMETER                                 | SYMBOL               | СО                                  | NDITIONS                              | MIN | TYP | MAX | UNITS |
|-------------------------------------------|----------------------|-------------------------------------|---------------------------------------|-----|-----|-----|-------|
| Pulse Width Distortion                    | PWD                  | 14                                  | No external input series resistance   |     |     | 20  | no    |
|                                           | PWD                  | tplh - tphl <br>                    | 10kΩ external input series resistance |     | 10  |     | ns    |
| Propagation Delay Skew                    | tsplh                | No external input series resistance |                                       |     |     | 70  |       |
| Part-to-Part (Same Channel)               | <sup>t</sup> SPHL    | No external input                   | series resistance                     |     |     | 70  | ns    |
| Propagation Delay Skew                    | t <sub>SCSLH</sub>   | No external input                   | series resistance                     |     |     | 10  |       |
| Channel-to-Channel (Same Part) (Figure 1) | <sup>t</sup> SCSHL   | No external input series resistance |                                       |     |     | 10  | ns    |
| Peak Eye Diagram Jitter                   | t <sub>JIT(PK)</sub> | 1Mbps                               |                                       |     | 10  |     | ns    |
| Rise Time (Figure 1)                      | $t_{R}$              | MAX22517                            |                                       |     | 20  | 35  | ns    |
| Fall Time (Figure 1)                      | t <sub>F</sub>       |                                     |                                       |     | 20  | 35  | ns    |

- Note 1: All devices are 100% production tested at  $T_A$  = +25°C. Specifications over temperature are guaranteed by design and characterization.
- Note 2: Not production tested. Guaranteed by design and characterization.
- Note 3: All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDF or GNDL), unless otherwise noted.
- Note 4: CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDF and GNDL (V<sub>CM</sub> = 1000V).



Figure 1. Test Circuit (A) and Timing Diagram (B)



Figure 2. Power-Up Delay Timing Diagram

#### **Insulation Characteristics**

| PARAMETER                                             | SYMBOL                                                                                                                                         | CONDITIONS                                                  | MIN TYP MAX        | UNITS            |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------|------------------|
| Maximum Repetitive<br>Peak Isolation Voltage          | V <sub>IORM</sub>                                                                                                                              | (Note 5)                                                    | 630                |                  |
| Maximum Working Isolation Voltage                     | V <sub>IOWM</sub>                                                                                                                              | Continuous RMS voltage (Note 5)                             | 445                | V <sub>RMS</sub> |
| Maximum Transient Isolation Voltage                   | V <sub>IOTM</sub>                                                                                                                              | t = 1s (Note 5)                                             | 5000               | V <sub>P</sub>   |
| Maximum Withstand Isolation Voltage ( <u>Table</u> 1) | V <sub>ISO</sub>                                                                                                                               | f <sub>SW</sub> = 60Hz, duration = 60s (Note 5, 6)          | 3500               | V <sub>RMS</sub> |
| Maximum Surge<br>Isolation Voltage                    | V <sub>IOSM</sub>                                                                                                                              | Basic insulation, 1.2/50µs pulse per IEC 61000-4-5 (Note 8) | 10                 | kV               |
|                                                       | esistance $V_{IO} = 500V, T_A = 25^{\circ}C$<br>$V_{IO} = 500V, 100^{\circ}C \le T_A \le 12$<br>$V_{IO} = 500V \text{ at } T_S = 150^{\circ}C$ | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C               | > 10 <sup>12</sup> |                  |
| Insulation Resistance                                 |                                                                                                                                                | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C      | > 10 <sup>11</sup> | Ω                |
|                                                       |                                                                                                                                                | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C            | > 10 <sup>9</sup>  |                  |
| Barrier Capacitance<br>Field-Side to Logic-Side       | C <sub>IO</sub>                                                                                                                                | f <sub>SW</sub> = 1MHz (Note 7)                             | 2                  | pF               |
| Minimum Creepage<br>Distance                          | CPG                                                                                                                                            |                                                             | 5.5                | mm               |
| Minimum Clearance<br>Distance                         | CLR                                                                                                                                            |                                                             | 5.5                | mm               |
| Internal Clearance                                    |                                                                                                                                                | Distance through insulation                                 | 0.015              | mm               |
| Comparative Tracking Index                            | СТІ                                                                                                                                            | Material Group II (IEC 60112)                               | > 400              |                  |
| Climate Category                                      |                                                                                                                                                |                                                             | 40/125/<br>21      |                  |
| Pollution Degree                                      |                                                                                                                                                | DIN VDE 0110, Table 1                                       | 2                  |                  |

Note 5:  $V_{ISO}$ ,  $V_{IOTM}$ ,  $V_{IOSM}$ ,  $V_{IOWM}$ , and  $V_{IORM}$  are defined by the IEC 60747-5-5 standard.

Note 6: Product is qualified at  $V_{\mbox{\scriptsize ISO}}$  for 60s. Not production tested.

Note 7: Capacitance is measured with all field-side pins tied together and all logic-side pins tied together.

Note 8: Devices are immersed in oil during surge characterization.

# **ESD** and **Transient Immunity Characteristics**

| PARAMETER | SYMBOL        | CONDITIONS                                                                                                                                     | MIN | TYP | MAX | UNITS |
|-----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|           | IN_F to GNDF  | IEC 61000-4-5, 1.2/50μs pulse, minimum $10k\Omega$ resistor in series with IN_F                                                                |     | ±1  |     |       |
| Surge     | IN_F to IN_F  | IEC 61000-4-5, 1.2/50μs pulse, minimum 10kΩ resistor in series with IN_F                                                                       |     | ±2  |     | kV    |
|           | IN_F to Earth | IEC 61000-4-5, 1.2/50μs pulse, minimum 10kΩ resistor in series with IN_F, 220pF Y capacitor between GNDL and Earth or GNDL is shorted to Earth |     | ±10 |     | - KV  |
| EFT       | IN_F          | IEC 61000-4-4, 5kHz or 100kHz repetition frequency, minimum 10kΩ resistor in series with IN_F                                                  |     | ±4  |     | kV    |
| ESD       | IN_F to GNDF  | IEC 61000-4-2, Contact discharge, minimum 10kΩ resistor in series with IN_F                                                                    |     | ±8  |     |       |
|           |               | IEC 61000-4-2, Air-Gap discharge, minimum 10k $\Omega$ resistor in series with IN_F                                                            |     | ±15 |     |       |
|           | IN_F to Earth | Human Body Model, minimum 10kΩ resistor in series with IN_F, 220pF Y capacitor between GNDF and Earth                                          |     | ±15 |     | kV    |
|           | IN_F to GNDL  | Human Body Model, minimum 10kΩ resistor in series with IN_F, 220pF Y capacitor between GNDF and GNDL                                           |     | ±15 |     |       |
|           |               | All other pins, Human Body Model                                                                                                               |     | ±4  |     |       |

#### **Typical Operating Characteristics**

 $(V_{DDL} - V_{GNDL} = +3.3V, V_{GNDL} = V_{GNDF}, C_L = 15pF, T_A = +25^{\circ}C, unless otherwise noted.)$ 



















## **Typical Operating Characteristics (continued)**

 $(V_{DDL} - V_{GNDL} = +3.3V, V_{GNDL} = V_{GNDF}, C_L = 15pF, T_A = +25^{\circ}C, unless otherwise noted.)$ 

















# **Pin Configuration**



# **Pin Description**

| PIN     | NAME             | FUNCTION                                                                                                                                                                                                                                                        | REF<br>SUPPLY |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| INPUTS  | '                |                                                                                                                                                                                                                                                                 |               |
| 1       | IN1F             | Field-Side Input 1. Corresponds to logic-side output 1. Place an optional minimum $10k\Omega$ resistor between IN1F and the field input for protection.                                                                                                         | GNDF          |
| 2       | IN2F             | Field-Side Input 2. Corresponds to logic-side output 2. Place an optional minimum $10k\Omega$ resistor between IN2F and the field input for protection.                                                                                                         | GNDF          |
| POWER   |                  |                                                                                                                                                                                                                                                                 |               |
| 3       | V <sub>DDF</sub> | Field-Side Power Supply Output. Bypass V <sub>DDF</sub> to GNDF with 1000pF    0.1μF ceramic capacitors as close as possible to the pin.                                                                                                                        | GNDF          |
| 4       | GNDF             | Field-Side Ground Reference                                                                                                                                                                                                                                     | _             |
| 5       | GNDL             | Logic-Side Ground Reference                                                                                                                                                                                                                                     | _             |
| 6       | V <sub>DDL</sub> | Logic-Side Power Supply. Bypass $V_{DDL}$ to GNDL with a $0.1\mu F$ ceramic capacitor as close as possible to the pin.                                                                                                                                          | GNDL          |
| OUTPUTS |                  |                                                                                                                                                                                                                                                                 |               |
| 7       | OUT2L            | Logic-Side Output 2. OUT2L is the logic output for the IN2F input on the field side. OUT2L is an open-drain output in the MAX22518 and MAX22519, so connect a pullup resistor between OUT2L and V <sub>DDL</sub> . OUT2L is a push-pull output in the MAX22517. | GNDL          |
| 8       | OUT1L            | Logic-Side Output 1. OUT1L is the logic output for the IN1F input on the field side. OUT1L is an open-drain output in the MAX22518 and MAX22519, so connect a pullup resistor between OUT1L and V <sub>DDL</sub> . OUT1L is a push-pull output in the MAX22517. | GNDL          |

# **Functional Diagrams**

#### **MAX22517**



#### **MAX22518**



# **Functional Diagrams (continued)**

## MAX22519



#### **Detailed Description**

The MAX22517–MAX22519 are a family of dual-channel digital galvanic isolators with integrated field-side supply. The field-side power is supplied by the logic side through an integrated isolated DC-DC converter. All of the devices in the family feature basic isolation with an isolation rating of 3.5kV<sub>RMS</sub> for 60s. This family of digital isolators offers low-power operation, high electromagnetic interference (EMI) immunity, and stable temperature performance through Maxim's proprietary process technology.

The devices isolate different ground domains and block high-voltage/high-current transients from sensitive or human interface circuitry. With a single resistor on each input, the inputs of the MAX22517-MAX22519 can withstand 1.2/50µs surge pulses up to ±2kV between inputs (common mode) or up to ±1kV between input and field-ground (differential), as well as continuous short to 24VAC. The MAX22517–MAX22519 provide compact, reliable, and cost-efficient solutions for applications such as industrial IoT, industrial networking systems, and building automation.

Both channels of the MAX22517–MAX22519 transfer data from the field side to the logic side and are always enabled. The device senses the field-side voltage at the IN1F and IN2F pins and compares it against the internal reference levels to determine whether the input is on (logic 1) or off (logic 0). The input state is then transferred to the logic-side output through the capacitive isolation barrier. The inputs of the MAX22517 and MAX22518 feature a boost voltage that provides enough wetting current to clean relay contacts that makes them ideal for use in relay contact detection applications.

#### **Isolated Field-Side Power Supply**

As shown in the <u>Functional Diagrams</u>, the logic-side supply  $V_{DDL}$  powers an integrated DC-DC converter that generates a nominal 3.3V output ( $V_{DDF}$ ) on the field side. When the input data rate is less than 100kbps, the isolated DC-DC converter provides enough current to power the field side of the MAX22517–MAX22519 as well as up to 220 $\mu$ A to external circuits, such as a window comparator or relay contact detection circuit. This approach eliminates the bulky and expensive external isolated power supply when the power demand of the field side is small.

#### **Digital Isolation**

The MAX22517–MAX22519 provide basic galvanic isolation for both power and digital signals that are transmitted from the field side to the logic side. The devices withstand differences in ground potential between the two power domains of up to 3.5kV<sub>RMS</sub> (V<sub>ISO</sub>) for up to 60s, and up to 445V<sub>RMS</sub> (V<sub>IOWM</sub>) for extended periods of time. See <u>Table 1</u> for certification information. The devices withstand surge voltages up to 10kV (1.2/50µs pulses).

All of the devices in the MAX22517–MAX22519 family are available in a 8-pin wide-body SOIC package with 5.5mm of creepage and clearance. The package material has a minimum comparative tracking index (CTI) of 400V to give it a group II rating in creepage tables.

## **Table 1. Safety Regulatory Approvals**

UL

The MAX22517-MAX22519 are certified under UL1577. For more details, refer to File E351759.

Rated up to 3500V<sub>RMS</sub> isolation voltage for single protection.

cUL (Equivalent to CSA notice 5A)

The MAX22517–MAX22519 are certified up to 3500V<sub>RMS</sub> for single protection. For more details, refer to File E351759.

#### **Field Input Charge Pump**

The MAX22517 and MAX22518 are equipped with a built-in charge pump at the IN1F and IN2F pins, which makes the devices ideal for use in relay contact detection applications. The charge pump charges the external capacitor with a nominal 5.25V boost voltage providing a typical 5µA boost current. When the input is connected to a relay and the relay contact is switched to the closed position, the charge stored in the capacitor provides enough energy to clean any residual oxidation on the relay contact. The input series resistor should be carefully selected to allow enough current to charge the external capacitor while protecting the field inputs from surge pulses and continuous shorts to 24VAC.

The MAX22519 does not come with input charge pumps. Instead, it features internal pullup current sources to  $V_{DDF}$  at the IN1F and IN2F pins.

#### **Field Input Protection**

With a single input series resistor of  $10k\Omega$  or greater, the input pins (IN1F and IN2F) of the MAX22517–MAX22519 are protected from 1.2/50µs surge pulses up to  $\pm 2kV$  between inputs (common mode) or up to  $\pm 1kV$  between input and field ground (differential), as well as continuous shorts to 24VAC. See the <u>ESD and Transient Immunity Characteristics</u> table for details.

When a discharging capacitor is used to clean the oxidation growth on the relay contact, a TVS is recommended to protect it, unless the capacitor is sized properly for the application. See the <u>Typical Application Circuits</u> section for details.

#### **Unidirectional Channels and Logic Outputs**

Both channels of the MAX22517–MAX22519 are unidirectional; they only pass data from the field side to the logic side, as indicated in the *Functional Diagrams* section.

Both sides of the isolators are powered from a single 3.0V to 5.5V supply on the logic side, which also sets the output logic level. This family of the devices offers two different types of the output drivers. The MAX22517 features push-pull output drivers with an output-high default state. The MAX22518 and MAX22519 have open-drain output drivers with a high-impedance output default state. The default is the state the output assumes when either power domain of the device is undervoltage or the input is open-circuit. The open-drain output requires a pullup resistor between the OUT\_L pins and VDDL. See the Ordering Information for part numbers associated with different input and output options.

#### Startup and Undervoltage Lockout

The  $V_{DDL}$  and  $V_{DDF}$  supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage on  $V_{DDL}$ , or heavy loads on  $V_{DDF}$ . When an undervoltage condition is detected on either supply, all outputs go to their default states regardless of the state of the inputs (<u>Table 2</u> and <u>Table 3</u>). <u>Figure 3</u> through <u>Figure 6</u> show the behavior of the outputs during power-up and power-down.

The internal DC-DC converter still operates when  $V_{DDL}$  is in UVLO (2.82V, typ). The field input charge pumps (MAX22517 and MAX22518 only) stop operating when  $V_{DDF}$  is in UVLO (2.1V, typ).

Table 2. MAX22517 Output Behavior During Undervoltage Conditions

| V <sub>IN_F</sub> | V <sub>DDF</sub> | V <sub>DDL</sub> | V <sub>OUT_L</sub> |
|-------------------|------------------|------------------|--------------------|
| 1                 | Powered          | Powered          | High               |
| 0                 | Powered          | Powered          | Low                |
| X                 | Undervoltage     | Powered          | High               |
| X                 | Don't Care       | Undervoltage     | High               |

**Note:** The internal DC-DC converter still operates when V<sub>DDI</sub> is in UVLO (2.82V, typ).

Table 3. MAX22518/MAX22519 Output Behavior During Undervoltage Conditions

| V <sub>IN_F</sub> | V <sub>DDF</sub> | V <sub>DDL</sub> | V <sub>OUT_L</sub> |
|-------------------|------------------|------------------|--------------------|
| 1                 | Powered          | Powered          | High impedance     |
| 0                 | Powered          | Powered          | Low                |
| Х                 | Undervoltage     | Powered          | High impedance     |
| Х                 | Don't care       | Undervoltage     | High impedance     |

**Note:** The internal DC-DC converter still operates when  $V_{DDL}$  is in UVLO (2.82V, typ).



Figure 3. Undervoltage Lockout Behavior (MAX22517, Input Unconnected)



Figure 4. Undervoltage Lockout Behavior (MAX22518, Input Unconnected)



Figure 5. Undervoltage Lockout Behavior (MAX22517, Input Low)



Figure 6. Undervoltage Lockout Behavior (MAX22518/MAX22519, Input Low)

#### **Safety Limits**

Damage to the IC can result in a low-resistance path to ground or to the supply and, without current limiting, the MAX22517–MAX22519 can dissipate excessive amounts of power. Excessive power dissipation can damage the die and result in damage to the isolation barrier, potentially causing long-term reliability issues. <u>Table 4</u> shows the safety limits for the MAX22517–MAX22519.

The maximum safety temperature (T<sub>S</sub>) for the device is the 150°C maximum junction temperature specified in the <u>Absolute Maximum Ratings</u> section. The power dissipation (P<sub>D</sub>) and junction-to-ambient thermal impedance ( $\theta_{JA}$ ) determine the junction temperature. Thermal impedance values ( $\theta_{JA}$  and  $\theta_{JC}$ ) are available in the <u>Package Information</u> section of the data sheet. Calculate the junction temperature (T<sub>J</sub>) as:

$$T_J = T_A + (P_D \times \theta_{JA})$$

<u>Figure 7</u> and <u>Figure 8</u> show the thermal derating curve for safety limiting the power and the current of the device. Ensure that the junction temperature does not exceed 150°C.

#### Table 4. Safety Limiting Values for the MAX22517–MAX22519

| PARAMETER                                                     | SYMBOL         | TEST CONDITIONS                                 | MAX  | UNIT |
|---------------------------------------------------------------|----------------|-------------------------------------------------|------|------|
| Safety Current on Any Pin<br>(No Damage to Isolation Barrier) | IS             | T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C | 200  | mA   |
| Total Safety Power Dissipation                                | PS             | T <sub>J</sub> = +150°C, T <sub>A</sub> = +25°C | 1174 | mW   |
| Maximum Safety Temperature                                    | T <sub>S</sub> |                                                 | 150  | °C   |



Figure 7. Thermal Derating Curve for Safety Power Limiting



Figure 8. Thermal Derating Curve for Safety Current Limiting

#### **Applications Information**

#### **Power-Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass  $V_{DDL}$  with a 0.1 $\mu$ F low-ESR ceramic capacitor to GNDL, and place the bypass capacitor as close to the  $V_{DDL}$  pin as possible.

The  $V_{DDF}$  pin is the integrated DC-DC converter output. It is recommended to decouple it with low-ESR capacitors, 0.1µF in parallel with 1000pF, to GNDF. Place the 1000pF capacitor as close as possible to the  $V_{DDF}$  pin.

#### **Layout Considerations**

The PCB designer should follow some critical recommendations in order to get the best performance from the design.

- Keep the input/output traces as short as possible. To keep signal paths low-inductance, avoid using vias.
- Have a solid ground plane underneath the signal layer to minimize the noise.
- Keep the area underneath the MAX22517–MAX22519 free from ground and signal planes. Any galvanic or metallic connection between the field side and logic side defeats the isolation.

#### **Typical Application Circuits**

The MAX22517 and MAX22518 are designed for relay contact detection applications. The relay state is continuously monitored by the inputs, and transmitted across the isolation barrier to the logic side. The output pins indicate the real-time relay status. See the <u>Typical Application Circuits</u> section for details.

The input charge pump provides a nominal 5.25V voltage and a typical  $5\mu A$  current to charge an external capacitor. When the relay contact is switched to the closed position, the energy stored in the capacitor cleans the relay of any oxidation residue. The input pins are also protected from hazardous high-voltage transients such as  $\pm 1kV$  input-to-GNDF surge with a single input series resistor per channel.

When the input data rate is less than 100kbps, the isolated field-side supply output  $V_{DDF}$  is able to supply up to 220 $\mu$ A to power external field-side circuits such as window comparators or other relay detection circuits.

When the field-side power collapses or is lost, the outputs enter the default state so that the logic-side control unit is not falsely informed a relay is closed.

#### **Radiated Emission**

The MAX22517–MAX22519 feature an integrated DC-DC converter to generate a nominal 3.3V supply, powering the field side of the MAX22517–MAX22519 as well as external circuits that consume less than 220µA power. The DC-DC converter uses a switching frequency of 750MHz (typ) to pass power from the logic side across the isolation barrier through an internal transformer. Due to the isolated nature of the device, the split of the ground planes (GNDL and GNDF) prevents the return current from flowing back to the logic side, thus causing high-frequency signals to radiate when crossing the isolation barrier.

The MAX22517–MAX22519 can meet CISPR 22 and FCC radiated emission standards with proper PCB design. A stitching capacitance of 30pF minimum is recommended to be built into the PCB to pass the CISPR 22 and FCC Class B limits. See Figure 11 and Figure 12.

To achieve optimal radiated emission performance, the following layout guidelines are recommended:

- Use at least 4-layer PCB stackup with GNDL and GNDF ground planes on two adjacent internal layers.
- Extend the GNDF and GNDL planes on two adjacent layers so they overlap each other, thus creating a stitching capacitance between GNDL and GNDF. See Figure 9 and Figure 10.
- Calculate the stitching capacitance value by using the following equation, where A is the overlapping area between
  the GNDL and GNDF planes, ε<sub>0</sub> is the permittivity of free space (8.854 x 10<sup>-12</sup> F/m), ε<sub>R</sub> is the relative permittivity of
  the PCB insulation material, and d is the dielectric thickness between two adjacent layers.

$$C = \frac{A \times \varepsilon_0 \times \varepsilon_r}{d}$$

- Adjust the overlapping area A or the dielectric thickness d to achieve a minimum 30pF stitching capacitance. Make sure that the creepage and clearance between the GNDF plane and the GNDL plane on the same layer as well as between two different layers are large enough to meet isolation standards for various applications.
- Multiple GNDL and GNDF vias are recommended to be placed next to the GNDF and GNDL pins to provide a good connection between the stitching capacitor and the device ground pins.
- Apply edge guarding vias to stitch the GNDF and GNDL planes on all layers together to limit the emission from escaping from the PCB edges.



Figure 9. Stitching Capacitance Example on a 4-Layer PCB



Figure 10. Stitching Capacitance on Internal Layers



Figure 11. Radiated Emission with 50pF Stitching Capacitance, 3-Meter Antenna Distance, Horizontal Scan



Figure 12. Radiated Emission with 50pF Stitching Capacitance, 3-Meter Antenna Distance, Vertical Scan

# **Typical Application Circuits**

## **Dual Relay Contact Monitoring System**



### **Single-Channel Relay Contact Monitoring With Self-Diagnostics**



# **Typical Application Circuits (continued)**

## **Isolated Power Monitoring System**



# **Ordering Information**

| PART NUMBER   | ISOLATION RATING (V <sub>RMS</sub> ) | IN_F CHARGE PUMP | OUT_L DEFAULT  | OUT_L TYPE | PIN-PACKAGE |
|---------------|--------------------------------------|------------------|----------------|------------|-------------|
| MAX22517AWA+* | 3500                                 | Yes              | High           | Push-pull  | 8 Wide SOIC |
| MAX22518AWA+  | 3500                                 | Yes              | High impedance | Open drain | 8 Wide SOIC |
| MAX22519AWA+* | 3500                                 | No               | High impedance | Open drain | 8 Wide SOIC |

<sup>\*</sup>Future product—contact Maxim for availability.

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

# MAX22517-MAX22519

# Self-Powered, 2-Channel, 3.5kV<sub>RMS</sub> Digital Isolator

#### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION     | PAGES<br>CHANGED |
|--------------------|---------------|-----------------|------------------|
| 0                  | 1/20          | Initial release | _                |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.