# HF500A-30 # Fixed-Frequency, EMI Optimized Flyback Regulator with Multi-Mode Control and Over-Power Line Compensation #### DESCRIPTION The HF500A-30 is a fixed-frequency, current-mode regulator with built-in slope compensation. The device combines a 700V MOSFET and a full-featured controller into one chip for a low-power, offline, flyback, switch-mode power supply with EMI optimization. At medium and heavy loads, the regulator operates at a fixed frequency with frequency jittering. Jittering helps reduce EMI energy on the switching frequency and its harmonics. Under light-load conditions, the regulator holds the peak current and reduces its switching frequency to 25kHz to offer excellent efficiency. At very light loads, the regulator enters burst mode to achieve low standby power consumption. Full protection features include brown-in and brownout, VCC under-voltage lockout (UVLO), overload protection (OLP), short-circuit protection (SCP), VCC over-voltage protection (OVP), input OVP, and over-temperature protection (OTP). The HF500A-30 features over-power line compensation to ensure that the overload protection point is independent of the input voltage. The HF500A-30 is available in a PDIP8-7B package. Table 1 shows the maximum output power. **Table 1: Maximum Output Power** (1) | | 85V <sub>AC</sub> | 85V <sub>AC</sub> to 265V <sub>AC</sub> | | | | | | |-------------------------|----------------------------|-----------------------------------------|--|--|--|--|--| | | Adapter (2) Open Frame (3) | | | | | | | | <b>Р</b> оит <b>(W)</b> | 18 | 27 | | | | | | #### Notes: - The junction temperature can limit the maximum output power. - Maximum continuous power in a non-ventilated enclosed adapter measured at 50°C ambient temperature. - Maximum continuous power in an open frame design at 50°C ambient temperature. #### **FEATURES** - 700V/1.4Ω Integrated MOSFET - Fixed-Frequency, Current-Mode Control Operation with Built-In Slope Compensation - EMI (Radiated Emissions) Optimization - Frequency Foldback Down to 25kHz at Light Loads - Burst Mode for Low Standby Power Consumption - Frequency Jittering for a Reduced EMI Signature - Over-Power Compensation - Internal High-Voltage Current Source - VCC Under-Voltage Lockout (UVLO) with Hysteresis - Configurable Input B/O and Over-Voltage Protection (OVP) - VCC Over-Voltage Protection (OVP) - Overload Protection (OLP) with Configurable Delay - Latch-Off Protection on TIMER - Over-Temperature Protection (OTP) (Auto-Restart with Hysteresis) - Short-Circuit Protection (SCP) - Configurable Soft Start (SS) - Available in a PDIP8-7B Package #### **APPLICATIONS** - Power Supplies for Home Appliances - Set-Top Boxes - Standby and Auxiliary Power - Adapters All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** # **ORDERING INFORMATION** | Part Number* | Package | Top Marking | |--------------|----------|-------------| | HF500AGP-30 | PDIP8-7B | See Below | **TOP MARKING** MPS YYWW H500A-30 LLLLLLL MPS: MPS prefix YY: Year code WW: Week code H500A-30: Part number LLLLLLL: Lot number # **PACKAGE REFERENCE** 3 ## **PIN FUNCTIONS** | Pin# | Name | Description | |------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | Feedback. A pull-down optocoupler controls the output regulation. | | 2 | VCC | <b>Power supply of the IC.</b> VCC triggers over-voltage protection (OVP) if the voltage on VCC rises above V <sub>OVP</sub> . | | 4 | DRAIN | <b>Drain of the internal MOSFET.</b> DRAIN is the input for the high-voltage current source at start-up | | 5 | SOURCE | Source of the internal MOSFET. SOURCE is the input of the primary current-sense signal. | | 6 | GND | Ground. | | 7 | B/O | Brown-in/brownout, input OVP, and over-power compensation (OPC) detection. The voltage on the B/O pin is used to detect brown-in/brownout, input OVP, and over-power compensation. This pin's functions are disabled if B/O is pulled above V <sub>DIS</sub> . | | 8 | TIMER | Combined soft start, frequency jittering, and timer functions for overload protection (OLP) and brown-out protection. The IC is latched by pulling TIMER down. TIMER allows for external OVP and over-temperature protection (OTP) detection. | # **ABSOLUTE MAXIMUM RATINGS (4)** | DRAIN breakdown voltage0.3V to +700V | |----------------------------------------------------------| | VCC to GND0.3V to +30V | | FB, TIMER, SOURCE, B/O to GND | | 0.3V to +7V | | Continuous power dissipation (T <sub>A</sub> = 25°C) (5) | | 1.19W | | Junction temperature150°C | | Lead temperature260°C | | Storage temperature60°C to +150°C | | ESD capability human body model (all pins | | except DRAIN) 4.0kV | | ESD capability machine model 200V | # **ESD Ratings** | Human body model (HE | 3M) | ±2kV | |------------------------|-------|------| | Charged device model ( | (CDM) | ±2kV | #### Recommended Operating Conditions (6) | Operating junction temp | (T <sub>J</sub> )40°C to +125°C | |-------------------------|---------------------------------| | Operating VCC range | 9V to 24V | | Thermal Resistance (7) | $oldsymbol{ heta}_{JA}$ | <b>Ө</b> ЈС | | |------------------------|-------------------------|-------------|------| | PDIP8-7B | 105 | 45 | °C/W | #### Notes: - 4) Exceeding these ratings may damage the device. - 5) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can cause an excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 7) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 16V, $T_J$ = -40°C to +125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------|------------------------|------------------------------------------------------|-------|------|------|------| | Start-Up Current Source (DR | AIN) | | | | | | | Complete autrant from DDAIN | IDRAIN_0 | Vcc = 0V, V <sub>DRAIN</sub> = 120V/400V | 1.4 | 3.6 | 6.2 | Л | | Supply current from DRAIN | IDRAIN_11 | $V_{CC} = 11V$ , $V_{DRAIN} = 120V/400V$ | 1.4 | 5 | 7.9 | mA | | Leakage current from DRAIN | I <sub>LK</sub> | $V_{CC} = 10V$ , $V_{DRAIN} = 400V$ | | 4.5 | 10.5 | μΑ | | Breakdown voltage | $V_{BR}$ | T <sub>J</sub> = 25°C | 700 | | | V | | Internal MOSFET (DRAIN) | | | • | • | | | | On-state resistance | R <sub>DS(ON)</sub> | $V_{CC} = 10.5V, I_D = 0.1A,$<br>$T_J = 25^{\circ}C$ | | 1.4 | 1.6 | Ω | | Supply Voltage Management | (VCC) | | | | | | | VCC level (increasing) where the internal regulator stops | VCC <sub>OFF</sub> | | 11 | 12 | 13 | V | | VCC level (decreasing) where the IC shuts down and the internal regulator turns on | VCC <sub>UVLO</sub> | | 6 | 7 | 8 | V | | VCC UVLO hysteresis | VCC <sub>OFF</sub> - | | 4 | 4.8 | | V | | VCC recharge level when protection occurs | VCC <sub>PRO</sub> | | 4.7 | 5.3 | 5.9 | V | | VCC decreasing level where the latch-off phase ends | VCC <sub>LATCH</sub> | | | 2.5 | | V | | Internal IC consumption | Icc | $V_{FB} = 3V$ , $V_{CC} = 12V$ | | 0.9 | 1.2 | mA | | Internal IC consumption, latch-off phase | Icclatch | V <sub>CC</sub> = 12V, T <sub>J</sub> = 25°C | | 700 | 900 | μA | | Voltage on VCC (upper limit) where the regulator latches off (OVP) | Vove | | 25 | 27 | 29 | V | | Blanking duration on the OVP comparator | t <sub>OVP</sub> | | | 60 | | μs | | Oscillator | | | | | | | | Oscillator frequency | fosc | V <sub>FB</sub> > 1.85V, T <sub>J</sub> = 25°C | 62 | 65 | 68 | kHz | | Frequency jittering amplitude in percentage of fosc | AJITTER | V <sub>FB</sub> > 1.85V, T <sub>J</sub> = 25°C | ±5 | ±6.5 | ±8 | % | | Frequency jittering entry level | V <sub>FB_JITTER</sub> | | | | 1.95 | V | | Frequency jittering modulation period | tjitter | C <sub>TIMER</sub> = 47nF | | 3.7 | | ms | | Protections (B/O) | | | | | | | | Brown-in threshold voltage on B/O | $V_{\text{B/O\_IN}}$ | V <sub>B/O</sub> increasing | 0.95 | 1 | 1.05 | V | | Brownout threshold voltage on B/O | V <sub>B/O_OUT</sub> | V <sub>B/O</sub> decreasing | 0.85 | 0.9 | 0.95 | V | | Brown-in/brownout hysteresis | ΔV <sub>B/O</sub> | | 0.065 | 0.1 | 0.14 | V | # **ELECTRICAL CHARACTERISTICS** (continued) VCC = 16V, T<sub>J</sub> = -40°C to +125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------|---------------------------|----------|------|------|-------| | Timer duration for line cycle | t <sub>B/O</sub> | C <sub>TIMER</sub> = 47nF | 34 | 55 | | ms | | dropout | _, ~ | O THVILITY TO THE | | | | | | Input OVP threshold on B/O | OVP <sub>B/O</sub> | | 4.2 | 4.5 | 4.8 | V | | Input OVP delay time | tovpb/o | | | 90 | | μs | | Voltage on B/O to disable B/O and input OVP function | V <sub>DIS</sub> | | 5.4 | 6 | 6.6 | V | | Clamp voltage on B/O | V <sub>B/O_CLA</sub> | | 7 | | | V | | Input impedance | R <sub>B/O</sub> | | 1.2 | | | ΜΩ | | Current Sense (SOURCE) | | • | 1 | | • | • | | Current limit point | VILIM | | 0.93 | 1 | 1.07 | V | | Short-circuit protection point | $V_{SCP}$ | | 1.3 | 1.5 | 1.7 | V | | Current limitation during frequency foldback | V <sub>FOLD</sub> | V <sub>FB</sub> = 1.85V | 0.63 | 0.68 | 0.73 | V | | Current limitation when entering burst | V <sub>IBURL</sub> | V <sub>FB</sub> = 0.7V | | 0.1 | | V | | Current limitation when exiting burst | Viburh | V <sub>FB</sub> = 0.8V | | 0.13 | | V | | Leading-edge blanking for VILIM | t <sub>LEB1</sub> | | | 350 | | ns | | Leading-edge blanking for V <sub>SCP</sub> | t <sub>LEB2</sub> | | | 270 | | ns | | Slope of the compensation ramp | SRAMP | | 18 | 25 | 31 | mV/μs | | Feedback (FB) | | | <u>.</u> | | | - | | Internal pull-up resistor | R <sub>FB</sub> | T <sub>J</sub> = 25°C | 12 | 13.5 | 15 | kΩ | | Internal pull-up voltage | $V_{DD}$ | | | 4.3 | | V | | V <sub>FB</sub> to internal current-set point division ratio | K <sub>FB1</sub> | V <sub>FB</sub> = 2V | 2.5 | 2.8 | 3.1 | | | V <sub>FB</sub> to current-set point division ratio | K <sub>FB2</sub> | V <sub>FB</sub> = 3V | 2.8 | 3.1 | 3.4 | | | FB level (decreasing) where the regulator enters burst mode | V <sub>BURL</sub> | | 0.63 | 0.7 | 0.77 | V | | FB level (increasing) where the regulator exits burst mode | $V_{BURH}$ | | 0.72 | 0.8 | 0.88 | V | | Overload Protection (FB) | | | | | | | | FB level where the regulator enters OLP after a dedicated time | V <sub>OLP</sub> | | | 3.7 | | V | | Time duration before OLP when FB reaches the protection point | tolp | C <sub>TIMER</sub> = 47nF | 32 | | | ms | # **ELECTRICAL CHARACTERISTICS** (continued) VCC = 16V, $T_J$ = -40°C to +125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------|---------------------------|----------------------------------------------------------|------|-----|-----|------| | Over-Power Compensation ( | B/O) | | | | • | | | | | $V_{B/O} = 1.1V, V_{FB} = 2.5V,$<br>$T_J = 25^{\circ}C$ | | 0 | | | | | | $V_{B/O} = 1.3V$ , $V_{FB} = 2.5V$ , $T_J = 25^{\circ}C$ | | 19 | | | | Compensation voltage | V <sub>OPC</sub> | $V_{B/O} = 2.9V, V_{FB} = 2.5V,$<br>$T_J = 25^{\circ}C$ | 153 | 200 | 247 | mV | | | | $V_{B/O} = 3.5V, V_{FB} = 2.5V,$<br>$T_J = 25^{\circ}C$ | 205 | 270 | 335 | | | | | $V_{B/O} > V_{DIS}$ , $T_J = 25$ °C | | 0 | | | | FB voltage (lower limit) when compensation is removed | Vopc(off) | | 0.55 | | | V | | FB voltage (upper limit) when compensation is fully applied | V <sub>OPC(ON)</sub> | | | | 2.5 | V | | Frequency Foldback | | | • | | | | | FB voltage (lower threshold) when frequency foldback starts | V <sub>FB(FOLD)</sub> | | | 1.8 | | V | | Minimum switching frequency | fosc(MIN) | T <sub>J</sub> = 25°C | 20.5 | 25 | 30 | kHz | | FB voltage (lower threshold) when frequency foldback ends | V <sub>FB</sub> (FOLDE) | | | 1 | | V | | Latch-Off Input (Integration i | n TIMER) | | | | | | | Lower threshold when the regulator is latched | V <sub>TIMER(LATCH)</sub> | | 0.7 | 1 | 1.2 | V | | Blanking duration on latch detection | <b>t</b> LATCH | | | 42 | | μs | | Over-Temperature Protection | n (OTP) | | | | | | | Thermal shutdown threshold | TOTP | | | 150 | | °C | | Thermal shutdown hysteresis | T <sub>OTP(HYS)</sub> | | | 25 | | °C | #### TYPICAL CHARACTERISTICS ## Leakage Current from DRAIN vs. **Junction Temperature** ## Supply Current from DRAIN vs. **Junction Temperature** # VCC UVLO Falling Threshold vs. **Junction Temperature** ## Breakdown Voltage vs. Junction **Temperature** # Supply Current from DRAIN vs. **Junction Temperature** $V_{CC} = 11V$ ## VCC UVLO Rising Threshold vs. **Junction Temperature** # TYPICAL CHARACTERISTICS (continued) **Temperature** 4 VCC Latch-Off Threshold vs. Junction VCC Recharge Threshold vs. **Junction Temperature** B/O Brown-In Threshold vs. Junction **Temperature** B/O Brownout Threshold vs. **Junction Temperature** **B/O OVP Threshold vs. Junction Temperature** # TYPICAL CHARACTERISTICS (continued) FB Burst-In Threshold vs. Junction Temperature FB Burst-Out Threshold vs. Junction Temperature SOURCE Burst-In Threshold vs. Junction Temperature **SOURCE Burst-Out Threshold vs. Junction Temperature** FB OLP Threshold vs. Junction Temperature # **TYPICAL CHARACTERISTICS** (continued) Oscillator Frequency vs. Junction Temperature Minimum Switching Frequency vs. Junction Temperature # Compensation Ramp Slope vs. Junction Temperature Internal MOSFET On-State Resistance vs. Junction Temperature ## TYPICAL PERFORMANCE CHARACTERISICS $V_{IN} = 230V_{AC}$ , $V_{OUT} = 12V$ , $I_{OUT} = 2.5A$ , unless otherwise noted. © 2021 MPS. All Rights Reserved. # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** The HF500A-30 is a fixed-frequency, current-mode regulator with built-in slope compensation that incorporates all of the necessary features to build a reliable switch-mode power supply. Under light-load conditions, the HF500A-30 freezes the peak current and reduces its switching frequency to 25kHz to minimize switching loss. When the output power falls below a given level, the regulator enters burst mode. To improve electromagnetic interference (EMI) performance, the HF500A-30 uses frequency jittering, and implements a slow driver speed to achieve an optimized radiated emission performance. #### **Fixed Frequency with Jittering** Frequency jittering reduces EMI by spreading out the energy (see Figure 2). **Figure 2: Frequency Jitter Circuit** An internal capacitor is charged with a controlled current source, which is fixed when the FB voltage ( $V_{FB}$ ) exceeds 2V, and its voltage is compared to the TIMER voltage ( $V_{TIMER}$ ). $V_{TIMER}$ is a triangular wave between 2.8V and 3.2V with a charging/discharging current (see Figure 3). The switching frequency can be calculated with Equation (1): $$f_{SW} = \frac{1 \cdot 10^6}{5.28 \cdot V_{TIMER} / V + 0.2} Hz$$ (1) t<sub>JITTER</sub> can be estimated with Equation (2): $$t_{\text{JITTER}} = 8 \cdot C_{\text{TIMER}} / nF \cdot 10^{-5} s \tag{2}$$ Figure 3: Frequency Jittering #### Frequency Foldback To achieve high efficiency for all load conditions, the HF500A-30 implements frequency foldback while under light-load conditions. When the load drops to a particular threshold, the regulator holds the $V_{\text{FOLD}}$ peak current steady and reduces the charging current. The switching frequency drops to $f_{\text{OSC(MIN)}}$ to reduce switching loss. If the load continues to drop, the peak current decreases with a fixed frequency to avoid audible noise. Figure 4 shows the frequency and peak current vs. $V_{\text{FB}}$ . Figure 4: Frequency and Peak Current vs. VFB # **Current-Mode Operation with Slope Compensation** The primary peak current is controlled by $V_{FB}$ . When the peak current reaches the level determined by $V_{FB}$ , the MOSFET turns off. The HF500A-30's internal synchronous slope compensation ( $S_{RAMP}$ ) prevents sub-harmonic oscillation when the duty cycle exceeds 50% in continuous conduction mode (CCM). This allows the HF500A-30 to work across a wide input voltage range. #### **High-Voltage Start-Up Current Source** Initially, the IC is self-supplied by the internal high-voltage current source, which is drawn from DRAIN. The IC turns off the current source once the voltage on VCC reaches VCC<sub>OFF</sub>. If the voltage on VCC falls below VCC<sub>UVLO</sub>, the switching pulse stops, and the current source turns on again. The auxiliary winding takes over the power supply for the IC when the output voltage rises normally to the set voltage. The lower threshold of VCC is pulled down from VCC<sub>UVLO</sub> to VCC<sub>PRO</sub> if a fault condition occurs. The fault conditions includes protection (OLP), short-circuit protection (SCP), brown-out, over-voltage protection (OVP), and over-temperature protection (OTP) (see Figure 5). **Figure 5: VCC Power Supply Process** #### Soft Start (SS) The HF500A-30 adopts a soft-start procedure that gradually increases the current limit and switching frequency to reduce the stress on the power components. During soft start, the TIMER capacitor is slowly charged in two steps. The TIMER voltage controls the current limit and switching frequency (see Figure 6). Figure 6: Soft Start The TIMER capacitor determines the start-up duration, calculated with Equation (3): $$t_{\text{SOFT\_START}} = 0.3 \cdot C_{\text{TIMER}} / nF \cdot 10^{-3} s \quad (3)$$ #### **Burst-Mode Operation** The HF500A-30 uses burst-mode operation to minimize power dissipation under no-load or light-load conditions. As the load decreases, V<sub>FB</sub> decreases. The HF500A-30 stops switching when V<sub>FB</sub> drops below the low threshold (V<sub>BURL</sub>), which indicates a sufficiently high output voltage. Switching resumes once V<sub>FB</sub> rises to the high threshold (V<sub>BURH</sub>), which indicates an insufficient output voltage. This regulates the voltage. Burst-mode operation output alternately enables and disables the MOSFET's switching cycle, which reduces switching loss under no-load or light-load conditions. #### Timer-Based Overload Protection (OLP) If the switching frequency is fixed in a flyback converter, the maximum output power is limited by the peak current. When the load current exceeds the design value, the output voltage drops below its set value due to the maximum power limit. The current flowing through the primary and secondary optocoupler is reduced. and $V_{FB}$ is pulled high (see Figure 7). Figure 7: Overload Protection Block If V<sub>FB</sub> rises above V<sub>OLP</sub>, this is considered an error flag. The timer starts counting the rising edge of the internal oscillator, which is controlled by the TIMER pin. The timer resets once the error flag is removed. When the timer has counted to 18 cycles, the device triggers overload protection (OLP). This timer-based OLP prevents OLP from mistriggering when the power supply is starting up, or during a load transition (see Figure 8). **Figure 8: Overload Protection Function** #### **Over-Power Compensation (OPC)** An internal offset proportional to the input voltage is added to the current-sense voltage. The input voltage ( $V_{IN}$ ) is sampled by the B/O pin through a resistor divider. This equalizes the peak current across the entire $V_{IN}$ range by reducing the peak current under high input voltages. This results in an overall constant OLP point, regardless of $V_{IN}$ . Figure 9 shows the compensation in relation to the voltage on the FB and B/O pins. Figure 9: Compensation Voltage vs. FB and B/O The maximum OPC voltage $(V_{OPC})$ can be calculated with Equation (4): $$V_{OPC} = 0.094 \cdot (V_{B/O} - 1.1V)$$ (4) # Input Brown-In/Brownout and Input Over-Voltage Protection (OVP) Input brown-in/brownout and input over-voltage protection (OVP) are detected by monitoring the B/O pin. For the brown-in function, the HF500A-30 does not work until the B/O voltage exceeds $V_{\text{B/O\_IN}}$ . If the B/O voltage drops below $V_{\text{B/O\_OUT}}$ , this is considered a brownout flag. If this condition lasts for a certain time ( $t_{\text{B/O}}$ ), brownout is triggered, and the HF500A-30 stops operating. Input OVP is triggered when the B/O voltage exceeds $OVP_{B/O}$ for a certain time ( $t_{OVPB/O}$ ). If input OVP occurs, the HF500A-30 stops operating. If the voltage on B/O exceeds $V_{\text{DIS}}$ , the input brownout and input OVP functions are disabled. If the B/O functions are not required, connect the B/O pin to VCC through a resistor to ensure that the voltage on B/O exceeds $V_{\text{DIS}}$ during normal operation. #### Short-Circuit Protection (SCP) The HF500A-30 features short-circuit protection (SCP). The device senses the SOURCE voltage and stops switching if $V_{\text{SOURCE}}$ reaches $V_{\text{SCP}}$ after a short leading-edge blanking time ( $t_{\text{LEB2}}$ ). Normal operation resumes when the fault is removed. #### **Over-Temperature Protection (OTP)** If the inner temperature of the HF500A-30 exceeds $T_{OTP}$ , over-temperature protection (OTP) is triggered. The device's switching cycle is turned off by the OTP logic, and the VCC lower threshold is pulled down from VCC<sub>UVLO</sub> to VCC<sub>PRO</sub>. The HF500A-30 resumes operation once the temperature drops below the hysteresis value ( $T_{OTP(HYS)}$ ). ## VCC Over-Voltage Protection (OVP) The HF500A-30 enters an auto-restart fault condition if the VCC voltage rises above the over-voltage protection (OVP) threshold ( $V_{\text{OVP}}$ ) for a certain time ( $t_{\text{OVP}}$ ). Typically, VCC OVP is used for indirect output OVP. This occurs when the optocoupler fails, and the output voltage fails to regulate. #### **TIMER Protection** The HF500A-30 latches off if the TIMER pin's voltage drops below $V_{\text{TIMER}(\text{LATCH})}$ for a certain time ( $t_{\text{LATCH}}$ ). This allows the TIMER pin to set additional protections, such as external OVP and OTP. ### Leading-Edge Blanking (LEB) An internal leading-edge blanking (LEB) unit that contains two LEB times ( $t_{LEB1}$ and $t_{LEB2}$ ) is used to prevent premature switching pulse termination. Premature switching pulse termination can occur due to a current spike when the MOSFET turns on. This spike is caused by parasitic capacitance. During the blanking time, the current comparator is disabled and cannot turn off the MOSFET (see Figure 10). Figure 10: Leading-Edge Blanking #### APPLICATION INFORMATION # Selecting the VCC Capacitor When the input voltage is applied, the VCC capacitor is charged up by the internal high-voltage current source. VCC should be held above VCC<sub>UVLO</sub> until the output voltage builds up, so that VCC is supplied by the auxiliary winding. Otherwise, VCC<sub>UVLO</sub> terminates the switching, and the output voltage cannot be set normally. For most applications, choose a VCC capacitor value between 10µF and 47µF. The value for the VCC capacitor can be estimated with Equation (5): $$C_{VCC} > \frac{I_{CC} * t_{RISE}}{VCC_{OFF} - VCC_{UVLO}}$$ (5) Where $I_{CC}$ is the internal IC consumption, and $t_{RISE}$ is the output voltage rising period. #### Primary-Side Inductor Design (L<sub>M</sub>) HF500A-30 uses internal slope compensation to support CCM and duty cycles exceeding 50%. Use K<sub>P</sub> to indicate the CCM depth. K<sub>P</sub> is the ratio between the primary inductor's ripple current and the peak current $(0 < K_P \le 1)$ (see Figure 11). When $K_P = 1$ , this indicates discontinuous conduction mode (DCM). An optimal K<sub>P</sub> value is between 0.7 and 0.9 for the universal input range, and DCM should be implemented if the input voltage is 230V<sub>AC</sub>. A large inductance leads to a smaller K<sub>P</sub>. This reduces the RMS current but increases the transformer size and the switching loss consumption, especially with high-line inputs. Figure 11: Typical Primary Current Waveform The input power $(P_{IN})$ at the minimum input can be estimated with Equation (6): $$P_{IN} = \frac{V_O \cdot I_O}{\eta} \tag{6}$$ Where $V_O$ is the output voltage $(V_{OUT})$ , $I_O$ is the rated output current $(I_{OUT})$ , and $\eta$ is the estimated efficiency. $\eta$ is typically between 0.75 and 0.85, depending on the input range and output voltage. For CCM at the minimum input voltage, calculate the converter duty cycle with Equation (7): $$D = \frac{(V_O + V_F) \cdot N}{(V_O + V_F) \cdot N + V_{|N(M|N)}}$$ (7) Where $V_F$ is the secondary diode's forward voltage, N is the transformer turns ratio, and $V_{\text{IN}(\text{MIN})}$ is the minimum voltage on the bulk capacitor. The MOSFET on time $(t_{ON})$ can be calculated with Equation (8): $$t_{ON} = D \cdot t_{S} \tag{8}$$ Where $t_S$ is the switching cycle period (1/ $f_{OSC}$ ). The average value of the primary current $(I_{AV})$ can be calculated with Equation (9): $$I_{AV} = \frac{P_{IN}}{V_{IN(MIN)}} \tag{9}$$ The primary current peak (I<sub>PEAK</sub>) can be calculated with Equation (10): $$I_{PEAK} = \frac{I_{AV}}{(1 - \frac{K_P}{2}) \cdot D}$$ (10) The primary current ripple ( $I_{RIPPLE}$ ) can be calculated with Equation (11): $$I_{RIPPLE} = K_{P} \cdot I_{PEAK} \tag{11}$$ The primary current valley (I<sub>VALLEY</sub>) can be calculated with Equation (12): $$I_{\text{VALLEY}} = (1 - K_{\text{P}}) \cdot I_{\text{PEAK}} \tag{12}$$ L<sub>M</sub> can be calculated with Equation (13): $$L_{M} = \frac{V_{IN(MIN)} \cdot t_{ON}}{I_{RIPPIF}}$$ (13) #### **Current-Sense Resistor** Figure 12 shows the peak current comparator logic. When the sum of the sensing resistor voltage and the slope compensator reaches V<sub>LIMIT</sub>, the comparator goes high to reset the RS trigger, and the MOSFET turns off. **Figure 12: Peak Current Comparator Circuit** Figure 13 shows the peak current comparator's subsequent waveform. **Figure 13: Peak Current Comparator** The maximum current limit is $V_{ILIM}$ . The slope compensation ramp is $S_{RAMP}$ . Given a certain margin, $V_{PEAK}$ should be 95% of $V_{ILIM}$ at full loads. Calculate the voltage on the sensing resistor ( $V_{SENSE}$ ) with Equation (14): $$V_{SENSE} = 95\% \cdot V_{ILIM} - S_{RAMP} \cdot t_{ON} \qquad (14)$$ The value of the sense resistor (R<sub>SENSE</sub>) can be estimated with Equation (15): $$R_{SENSE} = \frac{V_{SENSE}}{I_{PEAK}}$$ (15) Select a current-sense resistor with an appropriate power rating. Estimate the current-sense resistor's power loss with Equation (16): $$P = \left[ \left( \frac{I_{PEAK} + I_{VALLEY}}{2} \right)^2 + \frac{1}{12} \left( I_{PEAK} - I_{VALLEY} \right)^2 \right] \cdot D \cdot R_{SENSE}$$ (16) #### **Jitter Period** Frequency jitter is used as an effective method to reduce EMI by dissipating energy. The nth order harmonic noise bandwidth can be calculated with Equation (17): $$B_{Tn} = n \cdot (2 \cdot \Delta f + f_{JITTER}) \tag{17}$$ Where $\Delta f$ is the frequency jitter amplitude. If $B_{Tn}$ exceeds the resolution bandwidth ( $R_{BW}$ ) of the spectrum analyzer (200Hz for noise frequencies below 150kHz, and 9kHz for noise frequencies between 150kHz and 30MHz), the spectrum analyzer receives less noise energy. Equation (2) on page 14 describes the jitter period (t<sub>JITTER</sub>). A lower jitter frequency (f<sub>JITTER</sub>) is more effective for EMI reduction. However, the measurement bandwidth requires f<sub>JITTER</sub> to exceed R<sub>BW</sub> for effective EMI reduction. f<sub>JITTER</sub> should also be lower than the control loop gain crossover frequency to avoid disturbing the output voltage regulation. The TIMER capacitor must be selected wrr. A larger-value capacitor may cause start-up to fail at full loads because of the longer soft start-up duration calculated with Equation (3) on page 15. However, a smaller-value capacitor causes the timer period to decrease, which overloads the timer count capability. This may cause logic problems. For most applications, it is recommended for f<sub>JITTER</sub> to be between 200Hz and 400Hz. #### Ramp Compensation In peak current control, sub-harmonic oscillations occur when the duty cycle exceeds 50% in CCM. The HF500A-30 solves this problem with internal ramp compensation. The ratio between the primary current slew rate and secondary current slew is called $\alpha$ . Calculate $\alpha$ with Equation (18): $$\alpha = \frac{\frac{D_{MAX} \cdot V_{IN(MIN)}}{(1 - D_{MAX}) \cdot L_{M}} \cdot R_{SENSE} - m_{a}}{\frac{V_{IN(MIN)}}{L_{M}} \cdot R_{SENSE} + m_{a}}$$ (18) Where $m_a$ is the minimum internal slope value of the compensation ramp (about $18mV/\mu s$ ). For stable operation, $\alpha$ must be less than 1. #### **Design Example** Table 1 lists a design example of the HF500A-30 for power adapter applications. **Table 1: Design Specifications** | Vin | 85Vac to 265Vac | | | |------------------|-----------------|--|--| | V <sub>оит</sub> | 12V | | | | louт | 2.5A | | | #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation, good EMI performance, and good thermal performance. For the best results, refer to Figure 13 and follow the guidelines below: - To reduce EMI noise, minimize the loop area formed by the input capacitor, the transformer's primary winding, the MOSFET drain and source of the HF500A-30, and the sensing resistor. - Minimize the voltage jumping area (e.g. the MOSFET drain and the anode of the secondary diode) for better EMI. DRAIN is a fused lead pin, which helps with thermal radiation when it is connected to copper. If required, make a tradeoff between EMI and thermal performance. - 3. Minimize the snubber circuit loop to reduce EMI. - Minimize the secondary loop area of the output diode and output filter to reduce EMI noise. - 5. Provide sufficient copper areas at the cathode terminal of the output diode to act as a heat sink. - 6. Place the AC input far away from the switching nodes to minimize any noise coupling that may bypass the input filter. - 7. Place the bypass capacitor as close to the IC as possible. - Use a single-point connection at the negative terminal of the input filter capacitor for the IC's ground and biased winding return. Top **Bottom** Figure 13: Recommended PCB Layout # TYPICAL APPLICATION CIRCUIT **Figure 14: Typical Application Circuit** # **FLOWCHART** VCC UVLO, brown-out, OVP, OLP and OTP are auto-restart. Only TIMER faults are latch-off. VCC should drop to VCC<sub>LATCH</sub> to release the latch condition (usually by disconnecting the input). Figure 15: Flowchart ## **PACKAGE INFORMATION** #### PDIP8-7B **TOP VIEW** **FRONT VIEW** **SIDE VIEW** #### NOTE: - 1) CONTROL DIMENSION ARE IN INCHES. DIMENSIONS IN BRACKETS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH AND WIDTH DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. - 3) JEDEC REFERENCE IS MS-001. - 4) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |-------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | HF500AGP-30 | PDIP8-7B | N/A | 50 | N/A | N/A | N/A | N/A | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 5/26/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.