



# LAN8720A/LAN8720Ai

# Small Footprint RMII 10/100 Ethernet Transceiver with HP Auto-MDIX Support



# **PRODUCT FEATURES**

Datasheet

# **Highlights**

- Single-Chip Ethernet Physical Layer Transceiver (PHY)
- Comprehensive flexPWR<sup>®</sup> Technology
  - Flexible Power Management Architecture
     LVCMOS Variable I/O voltage range: +1.6V to +3.6V
  - EVENUS variable i/O voltage range. +1.6V to +3.
     Integrated 1.2V regulator
- HP Auto-MDIX support
- Miniature 24-pin QFN lead-free RoHS compliant package (4 x 4 x 0.85mm height).

# **Target Applications**

- Set-Top Boxes
- Networked Printers and Servers
- Test Instrumentation
- LAN on Motherboard
- Embedded Telecom Applications
- Video Record/Playback Systems
- Cable Modems/Routers
- DSL Modems/Routers
- Digital Video Recorders
- IP and Video Phones
- Wireless Access Points
- Digital Televisions
- Digital Media Adaptors/Servers
- Gaming Consoles
- POE Applications (Refer to SMSC Application Note 17.18)

## **Key Benefits**

- High-Performance 10/100 Ethernet Transceiver
  - Compliant with IEEE802.3/802.3u (Fast Ethernet)
  - Compliant with ISO 802-3/IEEE 802.3 (10BASE-T)
  - Loop-back modes
  - Auto-negotiation
  - Automatic polarity detection and correction
  - Link status change wake-up detection
  - Vendor specific register functions
  - Supports the reduced pin count RMII interface
- Power and I/Os
  - Various low power modes
  - Integrated power-on reset circuit
  - Two status LED outputs
  - Latch-Up Performance Exceeds 150mA per EIA/JESD 78, Class II
  - May be used with a single 3.3V supply
- Additional Features
  - Ability to use a low cost 25Mhz crystal for reduced BOM
- Packaging
  - 24-pin QFN (4x4 mm) Lead-Free RoHS Compliant package with RMII
- Environmental
  - Extended commercial temperature range (0°C to +85°C)
  - Industrial temperature range version available (-40°C to +85°C)

## **Order Numbers:**

LAN8720A-CP-TR for 24-pin QFN lead-free RoHS compliant package (0 to +85°C temp) LAN8720Ai-CP-TR for 24-pin QFN lead-free RoHS compliant package (-40 to +85°C temp) Reel size is 4,000.

This product meets the halogen maximum concentration values per IEC61249-2-21

For RoHS compliance and environmental information, please visit www.smsc.com/rohs

Please contact your SMSC sales representative for additional documentation related to this product such as application notes, anomaly sheets, and design guidelines.

Copyright © 2012 SMSC or its subsidiaries. All rights reserved.

Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders.

The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries

SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

# **Chapter 1 Introduction**

# **1.1 General Terms and Conventions**

The following is list of the general terms used throughout this document:

| BYTE               | 8-bits                                                                                                                                                                                                                                                                                   |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO               | First In First Out buffer; often used for elasticity buffer                                                                                                                                                                                                                              |
| MAC                | Media Access Controller                                                                                                                                                                                                                                                                  |
| RMII <sup>TM</sup> | Reduced Media Independent Interface <sup>TM</sup>                                                                                                                                                                                                                                        |
| N/A                | Not Applicable                                                                                                                                                                                                                                                                           |
| x                  | Indicates that a logic state is "don't care" or undefined.                                                                                                                                                                                                                               |
| RESERVED           | Refers to a reserved bit field or address. Unless otherwise<br>noted, reserved bits must always be zero for write<br>operations. Unless otherwise noted, values are not<br>guaranteed when reading reserved bits. Unless otherwise<br>noted, do not read or write to reserved addresses. |
| SMI                | Serial Management Interface                                                                                                                                                                                                                                                              |

# **1.2 General Description**

The LAN8720A/LAN8720Ai is a low-power 10BASE-T/100BASE-TX physical layer (PHY) transceiver with variable I/O voltage that is compliant with the IEEE 802.3-2005 standards.

The LAN8720A/LAN8720Ai supports communication with an Ethernet MAC via a standard RMII interface. It contains a full-duplex 10-BASE-T/100BASE-TX transceiver and supports 10Mbps (10BASE-T) and 100Mbps (100BASE-TX) operation. The LAN8720A/LAN8720Ai implements auto-negotiation to automatically determine the best possible speed and duplex mode of operation. HP Auto-MDIX support allows the use of direct connect or cross-over LAN cables.

The LAN8720A/LAN8720Ai supports both IEEE 802.3-2005 compliant and vendor-specific register functions. However, no register access is required for operation. The initial configuration may be selected via the configuration pins as described in Section 3.7, "Configuration Straps," on page 31. Register-selectable configuration options may be used to further define the functionality of the transceiver.

Per IEEE 802.3-2005 standards, all digital interface pins are tolerant to 3.6V. The device can be configured to operate on a single 3.3V supply utilizing an integrated 3.3V to 1.2V linear regulator. The linear regulator may be optionally disabled, allowing usage of a high efficiency external regulator for lower system power dissipation.

The LAN8720A/LAN8720Ai is available in both extended commercial and industrial temperature range versions. A typical system application is shown in Figure 1.1.



Figure 1.1 System Block Diagram



**Figure 1.2 Architectural Overview** 

# **Chapter 2 Pin Description and Configuration**

![](_page_4_Figure_3.jpeg)

NOTE: Exposed pad (VSS) on bottom of package must be connected to ground

## Figure 2.1 24-QFN Pin Assignments (TOP VIEW)

- **Note:** When a lower case "n" is used at the beginning of the signal name, it indicates that the signal is active low. For example, nRST indicates that the reset signal is active low.
- **Note:** The buffer type for each signal is indicated in the BUFFER TYPE column. A description of the buffer types is provided in Section 2.2.

#### BUFFER NUM PINS NAME SYMBOL TYPE DESCRIPTION Transmit TXD0 VIS The MAC transmits data to the transceiver using 1 this signal. Data 0 Transmit TXD1 VIS The MAC transmits data to the transceiver using 1 this signal. Data 1 VIS Transmit TXEN Indicates that valid transmission data is present 1 on TXD[1:0]. Enable (PD) Receive RXD0 VO8 Bit 0 of the 2 data bits that are sent by the transceiver on the receive path. Data 0 PHY MODE0 VIS Combined with MODE1 and MODE2, this configuration strap sets the default PHY mode. Operating (PU) Mode 0 1 See Note 2.1 for more information on Configuration configuration straps. Strap Note: Refer to Section 3.7.2, "MODE[2:0]: Mode Configuration," on page 31 for additional details. Receive RXD1 VO8 Bit 1 of the 2 data bits that are sent by the Data 1 transceiver on the receive path. Combined with MODE0 and MODE2, this PHY VIS MODE1 configuration strap sets the default PHY mode. Operating (PU) Mode 1 1 See Note 2.1 for more information on Configuration configuration straps. Strap Note: Refer to Section 3.7.2, "MODE[2:0]: Mode Configuration," on page 31 for additional details. **Receive Error** RXER VO8 This signal is asserted to indicate that an error was detected somewhere in the frame presently being transferred from the transceiver. PHY Address PHYAD0 VIS This configuration strap sets the transceiver's SMI address. (PD) 0 1 Configuration See Note 2.1 for more information on Strap configuration straps. Note: Refer to Section 3.7.1, "PHYAD[0]: PHY Address Configuration," on page 31 for additional information.

## Table 2.1 RMII Signals

| NUM PINS | NAME                                                 | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                 |
|----------|------------------------------------------------------|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Carrier Sense<br>/ Receive<br>Data Valid             | CRS_DV | VO8            | This signal is asserted to indicate the receive<br>medium is non-idle. When a 10BASE-T packet is<br>received, CRS_DV is asserted, but RXD[1:0] is<br>held low until the SFD byte (10101011) is<br>received. |
|          |                                                      |        |                | <b>Note:</b> Per the RMII standard, transmitted data is not looped back onto the receive data pins in 10BASE-T half-duplex mode.                                                                            |
|          | PHY<br>Operating<br>Mode 2<br>Configuration<br>Strap | MODE2  | VIS<br>(PU)    | Combined with MODE0 and MODE1, this configuration strap sets the default PHY mode.<br>See Note 2.1 for more information on configuration straps.                                                            |
|          |                                                      |        |                | Note: Refer to Section 3.7.2, "MODE[2:0]:<br>Mode Configuration," on page 31 for<br>additional details.                                                                                                     |

Table 2.1 RMII Signals (continued)

**Note 2.1** Configuration strap values are latched on power-on reset and system reset. Configuration straps are identified by an underlined symbol name. Signals that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 3.7, "Configuration Straps," on page 31 for additional information.

| NUM PINS | NAME                                    | SYMBOL        | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                       |
|----------|-----------------------------------------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|          | LED 1                                   | LED1          | O12            | Link activity LED Indication. This pin is driven<br>active when a valid link is detected and blinks<br>when activity is detected.                 |
|          |                                         |               |                | Note: Refer to Section 3.8.1, "LEDs," on page 37 for additional LED information.                                                                  |
|          | Regulator Off<br>Configuration<br>Strap | <u>REGOFF</u> | IS<br>(PD)     | This configuration strap is used to disable the internal 1.2V regulator. When the regulator is disabled, external 1.2V must be supplied to VDDCR. |
| 1        |                                         |               |                | <ul> <li>When <u>REGOFF</u> is pulled high to VDD2A with<br/>an external resistor, the internal regulator is<br/>disabled.</li> </ul>             |
|          |                                         |               |                | <ul> <li>When <u>REGOFF</u> is floating or pulled low, the<br/>internal regulator is enabled (default).</li> </ul>                                |
|          |                                         |               |                | See Note 2.2 for more information on configuration straps.                                                                                        |
|          |                                         |               |                | Note: Refer to Section 3.7.3, "REGOFF:<br>Internal +1.2V Regulator Configuration,"<br>on page 32 for additional details.                          |

## Table 2.2 LED Pins

| NUM PINS | NAME                                                             | SYMBOL         | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------------------------------------------------------------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | LED 2                                                            | LED2           | O12            | Link Speed LED Indication. This pin is driven<br>active when the operating speed is 100Mbps. It<br>is inactive when the operating speed is 10Mbps<br>or during line isolation.<br>Note: Refer to Section 3.8.1, "LEDs," on<br>page 37 for additional LED information.                                                                                                                                                                                                                                                             |
| 1        | nINT/<br>REFCLKO<br>Function<br>Select<br>Configuration<br>Strap | <u>nINTSEL</u> | IS<br>(PU)     | <ul> <li>This configuration strap selects the mode of the nINT/REFCLKO pin.</li> <li>When <u>nINTSEL</u> is floated or pulled to VDD2A, nINT is selected for operation on the nINT/REFCLKO pin (default).</li> <li>When <u>nINTSEL</u> is pulled low to VSS, REFCLKO is selected for operation on the nINT/REFCLKO pin.</li> <li>See Note 2.2 for more information on configuration straps.</li> <li>Note: Refer to See Section 3.8.1.2, "nINTSEL and LED2 Polarity Selection," on page 37 for additional information.</li> </ul> |

# Table 2.2 LED Pins (continued)

**Note 2.2** Configuration strap values are latched on power-on reset and system reset. Configuration straps are identified by an underlined symbol name. Signals that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 3.7, "Configuration Straps," on page 31 for additional information.

# Table 2.3 Serial Management Interface (SMI) Pins

| NUM PINS | NAME                     | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                   |
|----------|--------------------------|--------|----------------|-----------------------------------------------|
| 1        | SMI Data<br>Input/Output | MDIO   | VIS/<br>VOD8   | Serial Management Interface data input/output |
| 1        | SMI Clock                | MDC    | VIS            | Serial Management Interface clock             |

|  | Table | 2.4 | Ethernet | Pins |
|--|-------|-----|----------|------|
|--|-------|-----|----------|------|

| NUM PINS | NAME                                       | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                         |
|----------|--------------------------------------------|--------|----------------|-------------------------------------|
| 1        | Ethernet<br>TX/RX<br>Positive<br>Channel 1 | ТХР    | AIO            | Transmit/Receive Positive Channel 1 |
| 1        | Ethernet<br>TX/RX<br>Negative<br>Channel 1 | TXN    | AIO            | Transmit/Receive Negative Channel 1 |

| NUM PINS | NAME                                       | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                         |
|----------|--------------------------------------------|--------|----------------|-------------------------------------|
| 1        | Ethernet<br>TX/RX<br>Positive<br>Channel 2 | RXP    | AIO            | Transmit/Receive Positive Channel 2 |
| 1        | Ethernet<br>TX/RX<br>Negative<br>Channel 2 | RXN    | AIO            | Transmit/Receive Negative Channel 2 |

# Table 2.4 Ethernet Pins (continued)

# Table 2.5 Miscellaneous Pins

| NUM PINS | NAME                          | SYMBOL  | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|-------------------------------|---------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | External<br>Crystal<br>Input  | XTAL1   | ICLK           | External crystal input                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1        | External<br>Clock Input       | CLKIN   | ICLK           | Single-ended clock oscillator input.<br><b>Note:</b> When using a single ended clock<br>oscillator, XTAL2 should be left<br>unconnected.                                                                                                                                                                                                                                                                                                                              |
| 1        | External<br>Crystal<br>Output | XTAL2   | OCLK           | External crystal output                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1        | External<br>Reset             | nRST    | VIS<br>(PU)    | System reset. This signal is active low.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1        | Interrupt<br>Output           | nINT    | VOD8<br>(PU)   | <ul> <li>Active low interrupt output. Place an external resistor pull-up to VDDIO.</li> <li>Note: Refer to Section 3.6, "Interrupt Management," on page 29 for additional details on device interrupts.</li> <li>Note: Refer to Section 3.8.1.2, "nINTSEL and LED2 Polarity Selection," on page 37 for details on how the <u>nINTSEL</u> configuration strap is used to determine the function of this pin.</li> </ul>                                                |
|          | Reference<br>Clock Output     | REFCLKO | VO8            | <ul> <li>This optional 50MHz clock output is derived from the 25MHz crystal oscillator. REFCLKO is selectable via the <u>nINTSEL</u> configuration strap.</li> <li>Note: Refer Section 3.7.4.2, "REF_CLK Out Mode," on page 34 for additional details.</li> <li>Note: Refer to Section 3.8.1.2, "nINTSEL and LED2 Polarity Selection," on page 37 for details on how the <u>nINTSEL</u> configuration strap is used to determine the function of this pin.</li> </ul> |

| Table | 2.6 | Analog | Reference | Pins |
|-------|-----|--------|-----------|------|
|-------|-----|--------|-----------|------|

| NUM PINS | NAME                                  | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                              |
|----------|---------------------------------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | External 1%<br>Bias Resistor<br>Input | RBIAS  | AI             | <ul> <li>This pin requires connection of a 12.1k ohm (1%) resistor to ground.</li> <li>Refer to the LAN8720A/LAN8720Ai reference schematic for connection information.</li> <li>Note: The nominal voltage is 1.2V and the resistor will dissipate approximately 1mW of power.</li> </ul> |

# Table 2.7 Power Pins

| NUM PINS | NAME                                       | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                     |
|----------|--------------------------------------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | +1.6V to<br>+3.6V<br>Variable I/O<br>Power | VDDIO  | Ρ              | +1.6V to +3.6V variable I/O power<br>Refer to the LAN8720A/LAN8720Ai reference<br>schematic for connection information.                                                                                                                                                                                                         |
| 1        | +1.2V Digital<br>Core Power<br>Supply      | VDDCR  | Ρ              | Supplied by the on-chip regulator unless<br>configured for regulator off mode via the<br><u>REGOFF</u> configuration strap.<br>Refer to the LAN8720A/LAN8720Ai reference<br>schematic for connection information.<br><b>Note:</b> 1 uF and 470 pF decoupling capacitors<br>in parallel to ground should be used on<br>this pin. |
| 1        | +3.3V<br>Channel 1<br>Analog Port<br>Power | VDD1A  | Ρ              | +3.3V Analog Port Power to Channel 1<br>Refer to the LAN8720A/LAN8720Ai reference<br>schematic for connection information.                                                                                                                                                                                                      |
| 1        | +3.3V<br>Channel 2<br>Analog Port<br>Power | VDD2A  | Ρ              | +3.3V Analog Port Power to Channel 2 and the internal regulator.<br>Refer to the LAN8720A/LAN8720Ai reference schematic for connection information.                                                                                                                                                                             |
| 1        | Ground                                     | VSS    | Р              | Common ground. This exposed pad must be connected to the ground plane with a via array.                                                                                                                                                                                                                                         |

# 2.1 Pin Assignments

| PIN NUM | PIN NAME             | PIN NUM | PIN NAME     |
|---------|----------------------|---------|--------------|
| 1       | VDD2A                | 13      | MDC          |
| 2       | LED2/ <u>nINTSEL</u> | 14      | nINT/REFCLKO |
| 3       | LED1/ <u>REGOFF</u>  | 15      | nRST         |
| 4       | XTAL2                | 16      | TXEN         |
| 5       | XTAL1/CLKIN          | 17      | TXD0         |
| 6       | VDDCR                | 18      | TXD1         |
| 7       | RXD1/MODE1           | 19      | VDD1A        |
| 8       | RXD0/MODE0           | 20      | TXN          |
| 9       | VDDIO                | 21      | ТХР          |
| 10      | RXER/ <u>PHYAD0</u>  | 22      | RXN          |
| 11      | CRS_DV/MODE2         | 23      | RXP          |
| 12      | MDIO                 | 24      | RBIAS        |

# Table 2.8 24-QFN Package Pin Assignments

# 2.2 Buffer Types

### Table 2.9 Buffer Types

| BUFFER TYPE | DESCRIPTION                                                                                                                                                                                                                                          |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| IS          | Schmitt-triggered input                                                                                                                                                                                                                              |  |  |
| O12         | Output with 12mA sink and 12mA source                                                                                                                                                                                                                |  |  |
| VIS         | Variable voltage Schmitt-triggered input                                                                                                                                                                                                             |  |  |
| VO8         | Variable voltage output with 8mA sink and 8mA source                                                                                                                                                                                                 |  |  |
| VOD8        | Variable voltage open-drain output with 8mA sink                                                                                                                                                                                                     |  |  |
| PU          | 50uA (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-ups are always enabled.                                                                                                                                |  |  |
|             | <b>Note:</b> Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added.  |  |  |
| PD          | 50uA (typical) internal pull-down. Unless otherwise noted in the pin description, internal pull-downs are always enabled.                                                                                                                            |  |  |
|             | <b>Note:</b> Internal pull-down resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled low, an external resistor must be added. |  |  |
| AI          | Analog input                                                                                                                                                                                                                                         |  |  |
| AIO         | Analog bi-directional                                                                                                                                                                                                                                |  |  |
| ICLK        | Crystal oscillator input pin                                                                                                                                                                                                                         |  |  |
| OCLK        | Crystal oscillator output pin                                                                                                                                                                                                                        |  |  |
| Р           | Power pin                                                                                                                                                                                                                                            |  |  |

- **Note:** The digital signals are not 5V tolerant. Refer to Section 5.1, "Absolute Maximum Ratings\*," on page 63 for additional buffer information.
- **Note 2.3** Sink and source capabilities are dependant on the VDDIO voltage. Refer to Section 5.1, "Absolute Maximum Ratings\*," on page 63 for additional information.