



#### FEATURES AND BENEFITS

- Automotive AEC-Q100 qualified
- Enhanced fault handling for ASIL B system compliance
- Wide input voltage range of 4.5 to 40 V for start/stop, cold crank, and load dump requirements
- Operate in Boost or SEPIC mode for flexible output
- Gate driver for external NMOS to deliver higher output power
- Four integrated LED current sinks, up to 210 mA each
- Boost switching frequency synced externally or programmed from 200 kHz to 2.3 MHz
- Programmable boost frequency dithering to reduce EMI
- Advanced control allows minimum PWM on-time down to 0.3 µs, and avoids MLCC audible noises
- LED contrast ratio: 15,000:1 at 200 Hz using PWM dimming alone, 150,000:1 when combining PWM and analog dimming
- Excellent input voltage transient response even at lowest PWM duty cycle
- · Gate driver for optional PMOS input disconnect switch
- Extensive fault protection features

#### PACKAGE:



Not to scale

#### DESCRIPTION

The A80601 is a multi-output LED driver for automotive applications such as exterior lighting, heads-up display, and midsize LCD backlighting. It implements a current-mode boost/ SEPIC converter with gate driver for external N-MOSFET. This allows greater output power even at minimum supply voltage.

The A80601 provides four integrated current sinks driving up to 210 mA per string. Multiple sinks can be paralleled together to achieve higher LED currents up to 840 mA. The IC operates from single power supply from 4.5 to 40 V; once started, it can continue to operate down to 4 V. This allows it to withstand stop/start, cold crank, and load dump conditions encountered in automotive systems.

The A80601 can control LED brightness through external PWM signal. By using the patented Pre-Emptive Boost control, an LED brightness contrast ratio of 15,000:1 can be achieved using PWM dimming at 200 Hz. A higher ratio of 150,000:1 is possible when using a combination of PWM and analog dimming.

Continued on next page ...

#### APPLICATIONS

- · Automotive infotainment backlighting
- Automotive heads-up display
- Automotive interior and exterior lighting



Figure 1: A80601 in Boost configuration where  $V_{OUT}$  is higher than  $V_{IN}$ 

### **DESCRIPTION** (continued)

Switching frequency can be externally synchronized or programmed between 200 kHz and 2.3 MHz. This allows operation either above or below the AM band. A programmable dithering feature further reduces EMI. A Clock-Out is provided for other converters to sync to the A80601.

The A80601 provides protection against output short, overvoltage, open- or shorted-LED pin, and overtemperature. A cycle-by-cycle current limit protects the external boost switch against high current overloads. An external P-MOSFET can optionally be used to disconnect input supply in case of output to ground short fault. The A80601-1 is similar to A80601 except it adopts 'One-Out-All-Out' fault handling (See Fault Table section for details).



#### SELECTION GUIDE <sup>[1]</sup>

| Part Number    | Fault Handling   | LED Driver    | Package                                       | Packing              |
|----------------|------------------|---------------|-----------------------------------------------|----------------------|
| A80601KESJSR   | One-Out-Continue | 4 × 210 mA    | 24-pin 4 × 4 mm wettable flank QFN            | 6000 pieses per real |
| A80601KESJSR-1 | One-Out-All-Out  | 4 ^ 2 10 IIIA | with exposed thermal pad and sidewall plating | 6000 pieces per reel |

<sup>[1]</sup> Contact Allegro for additional packing options.

#### ABSOLUTE MAXIMUM RATINGS<sup>[2]</sup>

| Characteristic                                                    | Characteristic Symbol Notes               |                                                                 | Rating                                                                                                                                     | Unit |
|-------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|
| LEDx Pin                                                          | V <sub>LEDx</sub>                         | x = 14                                                          | -0.3 to 40                                                                                                                                 | V    |
| OVP pin                                                           | V <sub>OVP</sub>                          |                                                                 | -0.3 to 40                                                                                                                                 | V    |
| VIN                                                               | V <sub>IN</sub>                           |                                                                 | -0.3 to 40                                                                                                                                 | V    |
| VSENSE, GATE                                                      | V <sub>SENSE</sub> ,<br>V <sub>GATE</sub> |                                                                 | $\begin{array}{c} \text{Higher of } -0.3 \\ \text{and } (\text{V}_{\text{IN}} - 7.4) \text{ to} \\ \text{V}_{\text{IN}} + 0.4 \end{array}$ | V    |
| VDRV, GDRV                                                        | V <sub>DRV,</sub> V <sub>GDRV</sub>       |                                                                 | -1.0 to 7.5                                                                                                                                | V    |
| CS                                                                | V <sub>CS</sub>                           |                                                                 | -0.3 to 7                                                                                                                                  | V    |
| EN, PWM, FAULT, ADIM, CLKOUT,<br>COMP, DITH, PEB, FSET, ISET, VDD |                                           | External input signals must not be higher than $V_{IN}$ + 0.4 V | -0.3 to 5.5                                                                                                                                | V    |
| Operating Ambient Temperature                                     | T <sub>A</sub>                            | Range K                                                         | -40 to 125                                                                                                                                 | °C   |
| Maximum Junction Temperature                                      | T <sub>J(max)</sub>                       |                                                                 | 150                                                                                                                                        | °C   |
| Storage Temperature                                               | T <sub>stg</sub>                          |                                                                 | -55 to 150                                                                                                                                 | °C   |

<sup>[2]</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic             | Symbol                | Test Conditions <sup>[4]</sup>                             | Value | Unit |
|----------------------------|-----------------------|------------------------------------------------------------|-------|------|
| Package Thermal Resistance | $R_{	extsf{	heta}JA}$ | ES package measured on 4-layer PCB based on JEDEC standard | 37    | °C/W |

<sup>[4]</sup> Additional thermal information available on the Allegro website.



### **Table of Contents**

| Features and Benefits                  | 1  |
|----------------------------------------|----|
| Description                            | 1  |
| Applications                           | 1  |
| Package                                | 1  |
| Selection Guide                        | 2  |
| Absolute Maximum Ratings               | 2  |
| Thermal Characteristics                | 2  |
| Typical Application – SEPIC            | 3  |
| Functional Block Diagram               | 4  |
| Pinout Diagram and Terminal List       | 5  |
| Electrical Characteristics             | 6  |
| Functional Description                 | 11 |
| Enabling the IC                        | 11 |
| Powering Up: LED Detection Phase       | 12 |
| Powering Up: Boost Output Undervoltage | 14 |
| Soft Start Function                    | 14 |
| Frequency Selection                    | 15 |
| Synchronization                        | 15 |
| Loss of External Sync Signal           | 16 |
| Switching Frequency Dithering          | 17 |
| Clock Out Function                     |    |
|                                        |    |

| LED Current Setting                                |      |
|----------------------------------------------------|------|
| PWM Dimming                                        |      |
| Pre-Emptive Boost (PEB)                            | . 19 |
| Analog Dimming                                     | . 20 |
| ADIM Mode                                          | . 20 |
| APWM Mode                                          | . 21 |
| Extending LED Dimming Ratio                        | . 22 |
| Analog Dimming with External Voltage               | . 23 |
| VDD                                                | . 24 |
| VDRV                                               | . 24 |
| Shutdown                                           | . 24 |
| Fault Detection and Protection                     | . 25 |
| FAULT Status                                       | . 25 |
| LED String Partial-Short Detect                    | . 27 |
| Overvoltage Protection                             |      |
| Boost Switch Overcurrent Protection                | . 29 |
| Input Overcurrent Protection and Disconnect Switch | . 30 |
| Setting the Input Current Sense Resistor           |      |
| Input UVLO                                         |      |
| Fault Protection During Operation                  |      |
| Package Outline Drawing                            |      |
| Appendix: External MOSFET Selection Guide          |      |
|                                                    | . 00 |









Figure 3: Functional Block Diagram



### PINOUT DIAGRAM AND TERMINAL LIST



Package ES, 24-Pin QFN Pinouts

#### **Terminal List Table**

| Number | Name     | Function                                                                                                                                                                                                                                                                                                                                          |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | FAULT    | This pin is an open drain type configuration that will be pulled low when a fault occurs. Connect a pull-up resistor between this pin and desired logic level voltage.                                                                                                                                                                            |
| 2      | VDD      | Output of internal LDO (bias regulator). Connect a 1 µF decoupling capacitor between this pin and AGND. V <sub>DD</sub> is regulated at ~4.25 V.                                                                                                                                                                                                  |
| 3      | AGND     | LED current Ground. Also serves as 'quiet' ground for analog signals.                                                                                                                                                                                                                                                                             |
| 4      | COMP     | Output of the error amplifier and compensation node. Connect a series R <sub>Z</sub> -C <sub>Z</sub> network from this pin to AGND for control loop compensation.                                                                                                                                                                                 |
| 5      | ISET     | Connect R <sub>ISET</sub> resistor between this pin and AGND to set the 100% LED current.                                                                                                                                                                                                                                                         |
| 6      | PEB      | Pre-Emptive Boost control: Connect resistor from PEB pin to AGND to fine-tune the delay between boost switch and LED current sinks.<br>Leave pin open for minimum PEB delay of 1 μs.                                                                                                                                                              |
| 7      | DITH     | Dithering control: connect a capacitor to AGND to set the dithering modulation frequency (1 to 22 kHz). Connect a resistor between DITH and FSET pins to set the dithering range (such as ±5% of f <sub>SW</sub> ).                                                                                                                               |
| 8      | FSET     | Frequency/Synchronization pin. A resistor R <sub>FSET</sub> from this pin to AGND sets the switching frequency f <sub>SW</sub> (with dithering superimposed) between 200 kHz and 2.3 MHz. It can also be used to synchronize f <sub>SW</sub> to an external frequency between 260 kHz and 2.3 MHz (frequency dithering is disabled in this case). |
| 9      | ADIM     | Analog dimming. Apply a PWM clock (40 to 1000 kHz) to pin and the duty cycle of this clock determines the LED current. Alternatively, apply DC level between 0.2 and 2 V to vary LED current between 10% and 100%. If unused, pull pin above 2 V for 100%.                                                                                        |
| 10     | PWM      | Controls the on/off state of LED current sinks to reduce the light intensity by using pulse-width modulation. Typical PWM dimming frequency is in the range of 200 Hz to 2 kHz. EN and PWM pins may be tied together to allow single-wire dimming control.                                                                                        |
| 11     | EN       | Enables the IC when this pin is pulled high. If EN goes low, the IC remains in standby mode for up to 16 ms, then shuts down completely.                                                                                                                                                                                                          |
| 12     | CLKOUT   | Logic output representing the switching frequency of internal boost oscillator. This allows other converters to be synchronized to the same f <sub>SW</sub> with the same dithering modulation, if applicable. Output is active as long as IC is enabled.                                                                                         |
| 13-16  | LED4LED1 | LED current sinks #4 to #1. Connect the cathode of each LED string to pin. Unused LED pin must be terminated to AGND through a 2.37 kΩ resistor.                                                                                                                                                                                                  |
| 17     | OVP      | Overvoltage Protection. Connect external resistor from VOUT to this pin to adjust the overvoltage protection threshold.                                                                                                                                                                                                                           |
| 18     | PGND     | Power Ground for internal Gate Driver. Connect pin to external power GND with shortest path.                                                                                                                                                                                                                                                      |
| 19     | VDRV     | Gate driver supply voltage (~6.5 V). Connect a 2.2 µF MLCC to PGND for buffer.                                                                                                                                                                                                                                                                    |
| 20     | CS       | Current Sense for peak current control of power switch. Connect to sense resistor at the Source terminal of external power MOSFET.                                                                                                                                                                                                                |
| 21     | GDRV     | Gate driver for power switch. Connect to Gate of external power MOSFET. (External FET must be fully enhanced at V <sub>GS</sub> = 5 V).                                                                                                                                                                                                           |
| 22     | GATE     | Output gate driver pin for external P-channel MOSFET (input disconnect switch).                                                                                                                                                                                                                                                                   |
| 23     | VSENSE   | Connect this pin to the negative sense side of the input current sense resistor $R_{SC}$ . The threshold voltage is measured as $V_{IN} - V_{SENSE}$ . There is also fixed $i_{ADJ}$ current sink to allow for trip threshold adjustment.                                                                                                         |
| 24     | VIN      | Input power to the IC as well as the positive side of input current sense resistor.                                                                                                                                                                                                                                                               |
| _      | PAD      | Exposed pad of the package providing enhanced thermal dissipation. Must be connected to the ground plane(s) of the PCB with at least 8 vias, directly in the pad.                                                                                                                                                                                 |



**ELECTRICAL CHARACTERISTICS** <sup>[1]</sup>: Unless otherwise noted, specifications are valid at  $V_{IN}$  = 12 V,  $T_J$  = 25°C, • indicates specifications guaranteed over the full operating temperature range with  $T_J$  = -40°C to 125°C, typical specifications are at  $T_J$  = 25°C

| Characteristics                    | Symbol                            | Test Conditions                                                                      |    | Min. | Тур. | Max. | Unit |
|------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|----|------|------|------|------|
| INPUT VOLTAGE SPECIFICATION        | IS                                |                                                                                      |    |      |      |      |      |
| Operating Input Voltage Range [3]  | V <sub>IN</sub>                   |                                                                                      | •  | 4.5  | -    | 40   | V    |
| VIN UVLO Start Threshold           | V <sub>UVLO(rise)</sub>           | V <sub>IN</sub> rising                                                               | •  | -    | _    | 4.45 | V    |
| VIN UVLO Stop Threshold            | V <sub>UVLO(fall)</sub>           | V <sub>IN</sub> falling                                                              | •  | -    | _    | 4.05 | V    |
| UVLO Hysteresis <sup>[2]</sup>     | V <sub>UVLO_HYS</sub>             |                                                                                      |    | 300  | 400  | 500  | mV   |
| INPUT CURRENTS                     |                                   |                                                                                      |    |      |      |      |      |
| VIN Pin Operating Current          | I <sub>OP</sub>                   | EN and PWM = H, $C_{GATE}$ = 1 nF from GDRV to PGND, $f_{SW}$ = 2 MHz                | •  | -    | 22   | 32   | mA   |
| VIN Pin Quiescent Current          | Ι <sub>Q</sub>                    | EN = H and PWM = L, f <sub>CLKOUT</sub> = 2 MHz                                      | •  | -    | 4    | 6    | mA   |
| VIN Pin Sleep Current              | I <sub>SLEEP</sub>                | V <sub>IN</sub> = 16 V, V <sub>EN</sub> / V <sub>PWM</sub> = V <sub>SYNC</sub> = 0 V | •  | -    | 1    | 5    | μA   |
| INPUT LOGIC LEVELS (EN/PWM,        | ADIM)                             | •                                                                                    | ·  |      |      |      |      |
| Input Logic Level-Low              | V <sub>IL</sub>                   |                                                                                      | •  | -    | -    | 0.4  | V    |
| Input Logic Level-High             | V <sub>IH</sub>                   |                                                                                      | •  | 1.5  | _    | -    | V    |
|                                    | R <sub>EN,</sub> R <sub>PWM</sub> | Input = 5 V                                                                          |    | 60   | 100  | 140  | kΩ   |
| Input Pull-Down Resistor           | R <sub>ADIM</sub>                 | Input = 5 V                                                                          |    | 30   | 50   | 70   | kΩ   |
| OUTPUT LOGIC LEVELS (CLKOU         | T)                                | •                                                                                    |    |      |      |      |      |
| Output Logic Level-Low             | V <sub>OL</sub>                   | 5 V < V <sub>IN</sub> < 40 V, i <sub>LOAD</sub> = 1 mA                               | •  | _    | -    | 0.3  | V    |
| Output Logic Level-High            | V <sub>OH</sub>                   | 5 V < V <sub>IN</sub> < 40 V, i <sub>LOAD</sub> = 1 mA                               | •  | 1.8  | -    | -    | V    |
| CLKOUT Duty Cycle                  | D <sub>CLKOUT</sub>               | f <sub>SW</sub> = 2 MHz, no external sync                                            | •  | 33   | 50   | 67   | %    |
| CLKOUT Negative Pulse Width        | t <sub>CLKNPW</sub>               | External sync = 260 kHz to 2.3 MHz                                                   |    | -    | 200  | -    | ns   |
| ANALOG DIMMING (ADIM)              | •                                 | •                                                                                    | ·  |      |      |      |      |
| Analog Dimming Current Level       | i <sub>ADIM50</sub>               | DC 1.0 V applied to ADIM pin                                                         |    | -    | 50   | -    | %    |
| (shown as % of full-scale current) | i <sub>ADIM25</sub>               | DC 0.5 V applied to ADIM pin                                                         |    | 23   | 25   | 27   | %    |
| APWM Frequency Range [2]           | f <sub>APWM</sub>                 | Clock signal applied to ADIM pin                                                     | •  | 40   | _    | 1000 | kHz  |
| APWM Duty Cycle Range [2]          | D <sub>APWM</sub>                 | Clock signal applied to ADIM pin                                                     | •  | 0    | -    | 90   | %    |
| VDD REGULATOR                      | •                                 | •                                                                                    | ·  |      |      | ,    |      |
| Regulator Output Voltage           | V <sub>DD</sub>                   | V <sub>IN</sub> > 6 V, i <sub>LOAD</sub> < 1 mA                                      |    | 4.05 | 4.25 | 4.45 | V    |
| VDD UVLO Start Threshold           | V <sub>DDUVLOrise</sub>           | V <sub>DD</sub> rising, no external load                                             |    | _    | 3.2  | -    | V    |
| VDD UVLO Stop Threshold            | V <sub>DDUVLOfall</sub>           | V <sub>DD</sub> falling, no external load                                            |    | -    | 2.65 | -    | V    |
| ERROR AMPLIFIER                    |                                   | •                                                                                    | ·` |      |      |      |      |
| Amplifier Gain <sup>[2]</sup>      | gm                                | V <sub>COMP</sub> = 1.5 V                                                            |    | _    | 900  | -    | μA/V |
| Course Current                     |                                   | V <sub>COMP</sub> = 1.5 V, A80601 (symm COMP)                                        |    | -    | -500 | -    | μA   |
| Source Current                     | I <sub>EA(SRC)</sub>              | V <sub>COMP</sub> = 1.5 V, A80601-1 (asymm COMP)                                     |    | -    | -700 | -    | μA   |
| Sink Current                       | I <sub>EA(SINK)</sub>             | $V_{COMP} = 1.5 V$                                                                   |    | -    | +500 | -    | μA   |
| COMP Pin Pull Down Resistance      | R <sub>COMP</sub>                 | FAULT = 0, V <sub>COMP</sub> = 1.5 V                                                 |    | _    | 1.4  | _    | kΩ   |

Continued on the next page ...



ELECTRICAL CHARACTERISTICS <sup>[1]</sup> (continued): Unless otherwise noted, specifications are valid at V<sub>IN</sub> = 12 V, T<sub>J</sub> = 25°C, • indicates specifications guaranteed over the full operating temperature range with T<sub>J</sub> = -40°C to 125°C, typical specifications are at T<sub>J</sub> = 25°C

| Characteristics                                                   | Symbol                               | Test Conditions                                                                                        |   | Min. | Тур.  | Max. | Unit  |
|-------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|---|------|-------|------|-------|
| OVERVOLTAGE PROTECTION                                            |                                      | l                                                                                                      |   |      | 1     | 1    |       |
| OVP Pin Voltage Threshold                                         | V <sub>OVP(th)</sub>                 | OVP pin connected to V <sub>OUT</sub>                                                                  | • | 2.2  | 2.5   | 2.8  | V     |
|                                                                   |                                      | Current into OVP pin at 125°C                                                                          |   | 140  | 146.5 | 153  | μA    |
| OVP Pin Sense Current Threshold                                   | i <sub>OVP(th)</sub>                 | Measured over temperature                                                                              | • | 140  | 150   | 160  | μA    |
| OVP Sense Current Temperature<br>Coefficient <sup>[2]</sup>       | Δi <sub>OVP</sub>                    | Current into OVP pin                                                                                   |   | _    | -36   | _    | nA/ºC |
| OVP Pin Leakage Current                                           | IOVPLKG                              | V <sub>OUT</sub> = 16 V, EN = L                                                                        | • | -    | 0.1   | 1    | μA    |
|                                                                   |                                      |                                                                                                        |   | -    | _     | 4    | %     |
| OVP Variation at Output                                           | Δ <sub>OVP</sub>                     | Measured at $V_{OUT}$ when $R_{OVP}$ = 188 k $\Omega$                                                  | • | -    | -     | 7    | %     |
|                                                                   |                                      | Measured at V <sub>OUT</sub> when $R_{OVP}$ = 188 k $\Omega$ <sup>[2]</sup>                            |   | 2.4  | 2.55  | 2.7  | V     |
| Undervoltage Detection Threshold                                  | V <sub>UVP(th)</sub>                 | Measured at V <sub>OUT</sub> when $R_{OVP} = 0 \Omega$                                                 |   | 0.13 | 0.20  | 0.25 | V     |
| BOOST SWITCH GATE DRIVER                                          |                                      | · · · · · · · · · · · · · · · · · · ·                                                                  |   |      |       |      |       |
| Gate Driver Supply Voltage                                        | V <sub>DRV</sub>                     | Measured at V <sub>IN</sub> > 7.5 V                                                                    |   | -    | 6.5   | _    | V     |
| Gate Driver Pull-Up and Pull-Down                                 | R <sub>GDRV</sub>                    | Measured at i <sub>GDRV</sub> = 100 mA                                                                 |   | -    | 2.5   | _    | Ω     |
| Gate Pull-Down When Disabled                                      | R <sub>GDRV_OFF</sub>                | EN = L, V <sub>IN</sub> = 0 V                                                                          |   | -    | 100   | _    | kΩ    |
| Peak Sink Current <sup>[2]</sup>                                  | İ <sub>SINK</sub>                    | Measured at V <sub>GDRV</sub> = V <sub>DRV</sub>                                                       |   | -    | 2     | -    | A     |
| Peak Source Current <sup>[2]</sup>                                | ISOURCE                              | Measured at V <sub>GDRV</sub> = 0 V                                                                    |   | -    | 2     | -    | A     |
| Gate Rise / Fall Time <sup>[2]</sup>                              | t <sub>RISE,</sub> t <sub>FALL</sub> | Measured with C <sub>LOAD</sub> = 1.5 nF;<br>V <sub>GDRV</sub> between 10% and 90% of V <sub>DRV</sub> |   | -    | 7     | _    | ns    |
| Minimum Gate Driver On-Time                                       | t <sub>SW(ON)</sub>                  |                                                                                                        | • | -    | -     | 100  | ns    |
| Minimum Gate Driver Off-Time                                      | t <sub>SW(OFF)</sub>                 |                                                                                                        | • | -    | -     | 100  | ns    |
| BOOST SWITCH CURRENT SENS                                         |                                      |                                                                                                        |   |      |       |      |       |
| Primary Current Sense Limit                                       | i <sub>CS(LIM1)</sub>                | Exceeding i <sub>CS(LIM1)</sub> causes gate driver to truncate existing cycle, but does not shut down  | • | 175  | 210   | 245  | mV    |
| Secondary Current Sense Limit                                     | i <sub>CS(LIM2)</sub>                | Exceeding i <sub>CS(LIM2)</sub> causes gate driver to shut down and latch off                          |   | -    | 300   | -    | mV    |
| Secondary Current Sense Limit<br>Propagation delay <sup>[2]</sup> | t <sub>CSDELAY</sub>                 | Overdrive CS threshold by 10%, excluding leading edge blanking                                         |   | -    | 32    | -    | ns    |
| OSCILLATOR FREQUENCY                                              |                                      |                                                                                                        |   |      |       |      |       |
| Occillator Fraguenov                                              | f                                    | R <sub>FSET</sub> = 10 kΩ                                                                              | • | 1.95 | 2.15  | 2.35 | MHz   |
| Oscillator Frequency                                              | f <sub>SW</sub>                      | R <sub>FSET</sub> = 110 kΩ                                                                             |   | -    | 200   | -    | kHz   |
| FSET Pin Voltage                                                  | V <sub>FSET</sub>                    | R <sub>FSET</sub> = 10 kΩ                                                                              |   | -    | 1.00  | -    | V     |
| SYNCHRONIZATION                                                   |                                      |                                                                                                        |   |      |       |      |       |
| Sync Input Logic Level                                            | V <sub>SYNCL</sub>                   | FSET/SYNC pin logic Low                                                                                | • | _    | -     | 0.4  | V     |
|                                                                   | V <sub>SYNCH</sub>                   | FSET/SYNC pin logic High                                                                               | • | 1.5  | -     | -    | V     |
| Synchronized PWM Frequency                                        | f <sub>SWSYNC</sub>                  |                                                                                                        | • | 260  | -     | 2300 | kHz   |
| Synchronization Input Min Off-Time                                | t <sub>PWSYNCOFF</sub>               |                                                                                                        | • | 150  | -     | -    | ns    |
| Synchronization Input Min On-Time                                 | t <sub>PWSYNCON</sub>                |                                                                                                        | • | 150  | _     | -    | ns    |

Continued on the next page ...



ELECTRICAL CHARACTERISTICS <sup>[1]</sup> (continued): Unless otherwise noted, specifications are valid at V<sub>IN</sub> = 12 V, T<sub>J</sub> = 25°C, • indicates specifications guaranteed over the full operating temperature range with T<sub>J</sub> = -40°C to 125°C, typical specifications are at T<sub>J</sub> = 25°C

| Characteristics                                                           | Symbol                 | Test Conditions                                                                                                                                      |                                        |   | Min.  | Тур.  | Max.  | Unit   |
|---------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---|-------|-------|-------|--------|
| LED CURRENT SINKS                                                         |                        |                                                                                                                                                      |                                        |   |       |       |       |        |
| LEDx Accuracy <sup>[4]</sup>                                              | Err <sub>LED</sub>     | i <sub>ISET</sub> = 120 μA (R <sub>ISET</sub> = 8.33 kΩ)                                                                                             |                                        | • | _     | 0.7   | 3     | %      |
| LEDx Matching                                                             | Δ <sub>LEDx</sub>      | i <sub>ISET</sub> = 120 μΑ                                                                                                                           |                                        | • | _     | 0.8   | 2     | %      |
|                                                                           |                        | Measured individually with all                                                                                                                       | A80601                                 | • | 650   | 750   | 850   | mV     |
| LEDx Regulation Voltage                                                   | V <sub>LED</sub>       | other LED pins tied to $\geq 1$ V,<br>i <sub>ISET</sub> = 120 µA, V <sub>ADIM</sub> > 2.1 V                                                          | A80601-1                               | • | 760   | 860   | 960   | mV     |
| I <sub>ISET</sub> to I <sub>LEDx</sub> Current Gain                       | A <sub>ISET</sub>      | i <sub>ISET</sub> = 120 μA                                                                                                                           | •                                      | • | 1432  | 1466  | 1500  | A/A    |
| ISET Pin Voltage                                                          | VISET                  | V <sub>ADIM</sub> > 2.1 V                                                                                                                            |                                        |   | 0.955 | 0.985 | 1.015 | V      |
| Allowable ISET Current                                                    | İ <sub>ISET</sub>      | V <sub>ADIM</sub> > 2.1 V                                                                                                                            |                                        | • | 20    | -     | 144   | μA     |
| LED String Partial-Short Detect                                           | V <sub>LEDSD</sub>     | Sensed from each LED pin to GND sink is in regulation; all other LED p                                                                               |                                        | • | 4.9   | 5.5   | 6.1   | V      |
| LED Pin Shorted-to-GND Test<br>Duration <sup>[2]</sup>                    | t <sub>LEDSTG</sub>    | Wait time before proceeding with no LED pin is shorted to GND)                                                                                       | n Soft-Start (if                       |   | _     | 1.5   | -     | ms     |
| Soft-Start Ramp-Up Time [2]                                               | t <sub>ssru</sub>      | Maximum time duration before a<br>channels come into regulation, o<br>tripped, whichever comes first                                                 |                                        |   | 6.6   | 8.2   | 9.8   | ms     |
| Enable Pin Shut Down Delay                                                | t <sub>EN(OFF)</sub>   | EN goes from High to Low; exceeding $t_{\mbox{EN}(\mbox{OFF})}$ results in IC shutdown                                                               |                                        |   | 10    | 16    | 22    | ms     |
| Minimum PWM On-Time                                                       | t <sub>PWMH</sub>      | First and subsequent PWM pulses                                                                                                                      |                                        |   | -     | 0.3   | 0.4   | μs     |
| INPUT DISCONNECT GATE PIN                                                 |                        |                                                                                                                                                      |                                        |   |       |       |       |        |
| Gate Pin Sink Current                                                     | I <sub>GSINK</sub>     | V <sub>GS</sub> = V <sub>IN</sub> , no input OCP fault                                                                                               |                                        |   | -     | -113  | -     | μA     |
| Gate Pin Source Current                                                   | I <sub>GSOURCE</sub>   | $V_{GS} = V_{IN} - 6$ V, input OCP fault tripped                                                                                                     |                                        |   | -     | 6     | -     | mA     |
| Gate Shutdown Delay When Over-<br>Current Fault Is Tripped <sup>[2]</sup> | t <sub>GATEFAULT</sub> | $V_{IN} - V_{SENSE}$ = 200 mV; monitored at FAULT pin                                                                                                |                                        |   | -     | -     | 3     | μs     |
| Gate Voltage                                                              | V <sub>GS</sub>        | PMOS Gate to source voltage measured when gate is on                                                                                                 |                                        |   | _     | -6.7  | -     | V      |
| VSENSE PIN                                                                |                        |                                                                                                                                                      |                                        |   |       |       |       |        |
| VSENSE Pin Sink Current                                                   | i <sub>ADJ</sub>       |                                                                                                                                                      |                                        | • | 16    | 20    | 24    | μA     |
| VSENSE Trip Point                                                         | V <sub>SENSETRIP</sub> | Measured between $V_{IN}$ and $V_{SE}$                                                                                                               | $_{\rm NSE}, R_{\rm ADJ} = 0 \ \Omega$ | • | 88    | 98    | 108   | mV     |
| FAULT PIN                                                                 |                        |                                                                                                                                                      |                                        |   |       |       |       |        |
| FAULT Output Pull-Down Voltage                                            | V <sub>FAULT</sub>     | i <sub>FAULT</sub> = 1 mA                                                                                                                            |                                        |   | _     | -     | 0.5   | V      |
| FAULT Pin Leakage Current                                                 | I <sub>FAULT-LKG</sub> | V <sub>FAULT</sub> = 5 V                                                                                                                             |                                        |   | _     | -     | 1     | μA     |
| External FAULT Input Low                                                  | V <sub>FIL</sub>       | No internal faults; FAULT pin externally pulled down                                                                                                 |                                        | • | _     | -     | 0.8   | V      |
| External FAULT Input High                                                 | V <sub>FIH</sub>       | No internal faults                                                                                                                                   |                                        | • | 1.5   | -     | -     | V      |
| External FAULT Deglitch Timer                                             | t <sub>FIL</sub>       | No internal faults; delay (in f <sub>SW</sub> cycles) from<br>FAULT pin externally pulled L to LED off;<br>ignored if FAULT returns to H before that |                                        |   | -     | 8     | -     | cycles |
| THERMAL PROTECTION (TSD)                                                  |                        |                                                                                                                                                      |                                        |   |       |       |       |        |
| Thermal Shutdown Threshold <sup>[2]</sup>                                 | T <sub>SD</sub>        | Temperature rising                                                                                                                                   |                                        |   | 155   | 170   | -     | °C     |
| Thermal Shutdown Hysteresis <sup>[2]</sup>                                | T <sub>SDHYS</sub>     |                                                                                                                                                      |                                        |   | _     | 20    | -     | °C     |

<sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing);

positive current is defined as going into the node or pin (sinking).

<sup>[2]</sup> Ensured by design and characterization; not production tested.

<sup>[3]</sup> Minimum  $V_{IN}$  = 4.5 V is only required at startup. After startup is completed, IC can continue to operate down to  $V_{IN}$  = 4 V.

<sup>[4]</sup> LED current is trimmed to cancel variations in both Gain and ISET voltage.



Allegro MicroSystems, LLC 955 Perimeter Road Manchester, NH 03103-3353 U.S.A. www.allegromicro.com

### **APPLICATION EXAMPLES**



Figure 4: Cascode transistors can be used in case  $V_{OUT}$  needs to be higher than 40 V

To drive an output load with more than 11 white LEDs in series, the above application circuit can be used. The cascode transistors Q3..Q6 limits LED1-4 pin voltages to  $V_{DRV} - V_T$ , even in case of LED string direct short. ( $V_T$  = threshold voltage of transistor, typically under 3 V).

The cascode transistors can be any small-signal N-channel MOSFET, rated for the maximum output voltage and LED current per channel. As an example: consider T2N7002BK in SOT23 package. It is rated for 60 V breakdown and 400 mA continuous current.





#### Figure 5: Two A80601-1 connected in Master/Slave Configuration to drive 210 mA × 8 LED strings

#### Remarks on Master-Slave configuration:

- · Only one Slave to a Master.
- Master-Slave operation requires asymmetrical COMP (for example: source =  $-700 \ \mu\text{A}$  and sink = 500  $\mu\text{A}$ ). This is available in A80601-1 only.
- Also requires bidirectional FAULT pin of A80601-1, so that the slave can halt the switching of master.



### FUNCTIONAL DESCRIPTION

The A80601 is a multi-string LED regulator with four precision current sinks and a gate driver for external boost MOSFET switch. It incorporates a patented Pre-Emptive Boost (PEB) control algorithm to achieve PWM dimming ratio over 15,000:1 at 200 Hz. PEB control also minimizes output ripple to avoid audible noise from output ceramic capacitors.

The switching frequency can be either synchronized to an external clock or generated internally. Spread-spectrum technique (with user-programmable dithering range and modulation frequency) is provided to reduce EMI. A clock-out signal (CLK-OUT) allows other converters to be synchronized to the switching frequency of A80601.

### Enabling the IC

The A80601 wakes up when EN pin is pulled above logic high level, provided that VIN pin voltage is over the VIN\_UVLO threshold. The boost stage and LED channels are enabled separately by PWM = H signal after the IC powers up.

The IC performs a series of safety checks at power up, to determine if there are possible fault conditions that might prevent the system from functioning correctly. Power-up checks include:

- VOUT shorted to GND
- LED pin shorted to GND
- FSET pin open/shorted
- ISET pin open/shorted to GND, etc.

Only if no faults were detected, then the IC can proceed to start switching.

As long as EN = H, the PWM pin can be toggled to control the brightness of LED channels by using PWM dimming. Alternatively, EN and PWM can be tied together to allow single-wire control for both power on/off and PWM dimming. If EN is pulled low for longer than 16 ms, the IC shuts off.



Figure 6: Startup showing EN, VDD, CLKOUT, and ISET (PWM = L). Note that CLKOUT is available as soon as  $V_{DD}$  ramps up, even though Boost stage and LED drivers are not yet enabled.



### **Powering Up: LED Detection Phase**

The VIN pin has an undervoltage lockout (UVLO) function that prevents the A80601 from powering up until the UVLO threshold is reached. Once the VIN pin goes above UVLO and a high signal is present on the EN pin, the IC proceeds to power up. At this point, the A80601 is going to enable the disconnect switch and will try to check if any LED pins are shorted to GND and/or are not used. The LED detection phase starts when PWM = H and the GATE voltage of the input disconnect PMOS switch is pulled down to 3.3 V below V<sub>IN</sub>.



Figure 7: Startup showing EN+PWM, GATE, LED1, and ISET. Note that LED Detection Phase starts as soon as GATE pin is pulled down to 3.3 V below  $V_{IN}$  (provided that PWM = H).

Once the voltage threshold on VLED pins exceeds  $\sim 120$  mV, a delay of approximately 1.5 ms is used to determine the status of the pins.

Unused LED pin should be terminated with a 2.37 k $\Omega$  resistor to GND. At the end of LED detection phase, any channel with pull down resistor is then disabled and will not contribute to the boost regulation loop.



Figure 8: How to signal an unused LED channel during startup LED detection phase

| LED Pin<br>Voltage Measured | Interpretation                  | Outcome                                                      |
|-----------------------------|---------------------------------|--------------------------------------------------------------|
| < 120 mV                    | LED pin shorted to<br>GND fault | Cannot proceed with<br>soft-start unless fault<br>is removed |
| ~ 230 mV                    | LED channel not in<br>use       | LED channel is<br>removed from<br>operation                  |
| > 340 mV                    | LED channel in use              | Proceed with soft-start                                      |





Figure 9: Normal startup showing all channels passed LED Detection phase (only LED1 and LED2 pin voltages are shown). Total LED current = 100 mA × 4.



Figure 10: Normal startup showing LED1 channel is disabled with a 2.37 k $\Omega$  resistor to GND. Total LED current = 100 mA × 3.

If an LED pin is shorted to ground, the A80601 will not proceed with soft start until the short is removed from the LED pin. This prevents the A80601 from ramping up the output voltage and putting an uncontrolled amount of current through the LEDs.

The FAULT pin is pulled low in case of LED pin shorted-to-GND fault, but the IC continues to retry. Once the fault is removed, the soft-start process will continue. The same applies in case of FSET or ISET pin is shorted to GND.



Figure 11: LED1 is shorted-to-GND initially, then released. After the fault is removed, the IC auto-recovers and proceeds with soft-start. FAULT is released at the end of LED detection phase.



### Power Up: Boost Output Undervoltage

During startup, after the input disconnect switch has been enabled, the output voltage is checked through the OVP (overvoltage protection) pin. If the sensed voltage does not rise above  $V_{UVP(th)}$ , the output is assumed to be at fault and the IC will not proceed with soft start. Output UVP level is linked to the OVP level programmed according to the equation:

$$V_{\rm UVP} = V_{\rm OVP} / 12$$

Undervoltage protection may be caused by one of the following faults:

- Output capacitor shorted to GND
- Boost inductor or diode open
- OVP sense resistor open

After an UVP (undervoltage protection) fault, the A80601 is immediately shutdown and latched off. To enable the IC again, the latched fault must be cleared. This can be achieved by powering-cycling the IC, which means either:

- $V_{IN}$  falls below falling UVLO threshold, or
- EN = L for >16 ms.

Alternatively, latched fault can be cleared by keeping EN = H but pulling PWM = L for >16 ms. This method has the advantage that it does not interrupt the CLKOUT signal.

#### Soft Start Function

During startup, the A80601 ramps up its boost output voltage following a fixed slope, as determined by OVP set point and Soft-Start Timer. This technique limits the input inrush current, and ensures consistent startup time regardless of the PWM dimming duty cycle.

The soft-start process is completed when any one of the following conditions is met:

- All enabled LED channels have reached their regulation current,
- Output voltage has reached 93% of its OVP threshold, or
- Soft-start ramp time (t<sub>SS</sub>) has expired.

To summarize, the complete startup process of A80601 consists of:

- Power-up error checking
- Enabling input disconnect switch
- LED pin open/short detection
- Soft-start ramp

This is illustrated by the following startup timing diagram (not to scale):



#### Figure 12: Complete startup process of A80601

Explanation of Events:

A: EN = H wakes up the IC.  $V_{DD}$  ramps up and CLKOUT becomes available. IC starts to pull down GATE slowly.

**B**: When GATE is pulled down to 3.3 V below  $V_{IN}$ ,  $I_{SET}$  becomes enabled. IC is now waiting for PWM = H to startup.

**C**: Once PWM = H, the IC checks each LEDx pins to determine if it is in use, disabled, or shorted to GND.

**D**: Soft-Start begins at the completion of LED pin short-detect phase of ~1.5 ms.  $V_{OUT}$  ramps up following a fixed slope set by OVP and soft-start timer of ~8 ms.

**E**: Soft-start terminates when all LED currents reached regulation,  $V_{OUT}$  reached 93% OVP, or soft-start timer expired.



### **Frequency Selection**

The switching frequency of the boost regulator is programmed by a resistor connected to FSET pin. The switching frequency can be selected anywhere from 200 kHz to 2.3 MHz. The chart below shows the typical switching frequency verses FSET resistor value.



### Figure 13: Switching Frequency as a function of FSET Resistance

Alternatively, the following empirical formula can be used:

Equation 1:  $f_{SW} = 21.5 / (R_{FSET} + 0.2)$ 

where  $f_{SW}$  is in MHz and  $R_{FSET}$  is in  $k\Omega.$ 

If a fault occurs during operation that will increase the switching frequency, the internal oscillator frequency is clamped to a maximum of 3.5 MHz. If the FSET pin is shorted to GND, the part will shut down. For more details, refer to the Fault Mode Table section.

### Synchronization

The A80601 can also be synchronized using an external clock. At power up, if the FSET pin is held low, the IC will not start. Only when the FSET pin is tristated to allow for the pin to rise to about 1 V, or when a sync clock is detected, the A80601 will then try to power up.

The basic requirement of the external sync signal is 150 ns minimum on-time and 150 ns minimum off time. The diagram below shows the timing restrictions for a synchronization clock at 2.2 MHz.



### Figure 14: Pulse width requirements for an External Sync clock at 2.2 MHz

Based on the above, any clock with a duty cycle between 33% and 66% at 2.2 MHz can be used. The table below summarizes the allowable duty cycle range at various synchronization frequencies.

| Table 2: Acceptable Duty Cycle range for External Sync |
|--------------------------------------------------------|
| clock at various frequencies                           |

| Sync. Pulse Frequency | Duty Cycle Range |
|-----------------------|------------------|
| 2.2 MHz               | 33% to 66%       |
| 2 MHz                 | 30% to 70%       |
| 1 MHz                 | 15% to 85%       |
| 600 kHz               | 9% to 91%        |
| 300 kHz               | 4.5% to 95.5%    |

If it is necessary to switch over between internal oscillator and external sync during operation, ensure the transition takes place at least 500 ns after the previous PWM = H rising edge. Alternatively, execute the switchover during PWM = L only. This restriction does not apply if PWM dimming is not being used.



Figure 15: Avoid switching over between Internal Oscillator and External Sync in highlighted region



### Loss of External Sync Signal

Suppose the A80601 started up with a valid external SYNC signal, but the SYNC signal is lost during normal operation. In that case, one of the following happens:

- If the external SYNC signal is high impedance (open), the IC continues normal operation after approximately 5  $\mu$ s, at the switching frequency set by R<sub>FSET</sub>. No FAULT flag is generated.
- If the external SYNC signal is stuck low (shorted to ground), the IC will detect an FSET-shorted-to-GND fault. FAULT pin is pulled low after approximately 10  $\mu$ s, and switching is disabled. Once the FSET pin is released or SYNC signal is detected again, the IC will proceed to soft-start.

To prevent generating a fault when the external SYNC signal is stuck at low, the circuit shown below can be used. When the external SYNC signal goes low, the IC will continue to operate normally at the switching frequency set by the  $R_{FSET}$ . No FAULT flag is generated.



Figure 16: Countermeasure for External Sync Stuck-at-Low Fault

It is important to use a small capacitance for the AC-coupling capacitor (220 pF in the above example). If the capacitance is too large, the IC may incorrectly declare a FSET-shorted-to-GND fault and restart.



### **Switching Frequency Dithering**

To minimize the peak EMI spikes at switching frequency harmonics, the A80601 offers the option of frequency dithering, or spread-spectrum clocking. This feature simplifies the input filters needed to meet the automotive CISPR 25 conducted and radiated emission limits.

For maximum flexibility, the A80601 allows both dithering range and modulation frequency to be independently programmable using two external components.

The Dithering Modulation Frequency is given by the approximate equation:

Equation 2:  $f_{DM}$  (kHz) = 25 /  $C_{DITH}$  (nF)

where  $\mathrm{C}_{\mathrm{DITH}}$  is the value of capacitor connected from DITH pin to GND.

The dithering Range is given by the approximate equation:

Equation 3: Range ( $\pm$ %) = 20 ×  $R_{FSET}$  /  $R_{DITH}$ 

where  $R_{FSET}$  is the resistor from FSET pin to GND,  $R_{DITH}$  is the resistor between DITH and FSET pins.

As an example, by using  $R_{FSET} = 10 \text{ k}\Omega$ ,  $R_{DITH} = 40.1 \text{ k}\Omega$ , and  $C_{DITH} = 22 \text{ nF}$ , the resulted switching frequency is  $f_{SW} = 2.15 \text{ MHz} \pm 5\%$  modulated at 1.1 kHz. This is illustrated by the following diagram.



Figure 17: How to Program Switching Frequency Dithering Range and Modulation Frequency There are no hard limits on dithering range and modulation frequency. As a general guideline, pick a dithering range between  $\pm 5\%$  and 10%, with the modulation frequency between 1 kHz and 3 kHz. In practice, using a larger dithering range and/or higher modulation frequency do not generate any noticeable benefits.

If dithering function is not desired, it can be disabled by disconnecting the  $R_{DITH}$  between DITH and FSET pins. Connect DITH pin to VDD if  $C_{DITH}$  is not populated. Dithering is always disabled when  $f_{SW}$  is controlled by external sync.  $R_{DITH}$  and  $C_{DITH}$  have no effects in this case even if they were populated.

### **Clock Out Function**

The A80601 allows other ICs to be synchronized to its internal switching frequency through the CLKOUT pin.

The CLKOUT signal is available as soon as the IC is enabled (EN = H), even when the boost stage is not active (PWM = L). Its frequency is the same as that of the internal oscillator. Its duty cycle, however, depends on how the switching frequency is generated:

- If f<sub>SW</sub> is programmed by FSET resistor, the CLKOUT duty cycles is approximately 50%.
- If f<sub>SW</sub> is controlled by external sync, the output signal has a fixed 150 ns negative pulse width (CLKOUT = L), regardless of the external sync frequency.

This is illustrated by the following waveforms:



Figure 18: Without external sync, the CLKOUT signal has a fixed duty cycle of 50%. Delay from CLKOUT falling edge to SW falling edge is approximately 50 ns.





Figure 19: With external sync, the CLKOUT signal has a fixed negative pulse width of 200 ns. Delay from SYNC rising edge to CLKOUT falling edge is approximately 60 ns.

### **LED Current Setting**

The maximum LED current can be up to 210 mA per channel, and is set through the ISET pin. Connect a resistor  $R_{ISET}$  between this pin and GND. The relation between  $I_{LED}$  and  $R_{ISET}$  is given below:

Equation 4:

$$\begin{split} I_{LED} &= I_{SET} \times A_{ISET} \\ I_{SET} &= V_{ISET} / R_{ISET} \\ Therefore \ R_{ISET} &= (V_{ISET} \times A_{ISET}) / I_{LED} \\ &= 1444 / I_{LED} \end{split}$$

where  $I_{\text{LED}}$  current is in mA and  $R_{\text{ISET}}$  is in k\Omega.

This sets the maximum current through the LEDs, referred to as the '100% current'. The average LED current can be reduced from the 100% current level by using either PWM dimming or analog dimming.

### Table 3: ISET resistor values vs. LED current. Resistances are rounded to the nearest E-96 (1%) resistor value.

| Standard Closest RISET<br>Resistor Value | LED current per channel |
|------------------------------------------|-------------------------|
| 7.15 kΩ                                  | 200 mA                  |
| 9.53 kΩ                                  | 150 mA                  |
| 14.3 kΩ                                  | 100 mA                  |
| 19.1 kΩ                                  | 75 mA                   |
| 28.7 kΩ                                  | 50 mA                   |

### **PWM** Dimming

When both EN and PWM pins are pulled high, the A80601 turns on all enabled LED current sinks. When either EN or PWM is pulled low, all LED current sinks are turned off. The compensation (COMP) pin is floated, and critical internal circuits are kept active.



Figure 20: PWM dimming operation at 20% 1 kHz. CH1 = PWM (5 V/ div), CH2 = SW (20 V/div), CH3 =  $V_{OUT}$ , CH4 =  $i_{LED}$  (200 mA/div).

By using the patented Pre-Emptive Boost (PEB) control algorithm, the A80601 is able to achieve minimum PWM dimming on-time down to 300 ns. This translates to PWM dimming ratio up to 15,000:1 at the PWM dimming frequency of 200 Hz. Technical details on PEB will be explained in the next section.



Figure 21: Zoom in view for PWM on-time = 10  $\mu$ s. Notice that the LED current is shifted with respect to PWM signal. Ripple at V<sub>OUT</sub> is ~0.2 V when using 2 × 4.7  $\mu$ F MLCC as output capacitors.





Figure 22: Zoom-in view showing A80601 is able to regulate LED current at PWM on-time down to 300 ns.

The typical PWM dimming frequencies fall between 200 Hz and 1 kHz. There is no hard limit on the highest PWM dimming frequency that can be used. However at higher PWM frequency, the maximum PWM dimming ratio will be reduced. This is shown in the following table:

Table 4: Maximum PWM Dimming Ratio that can be achieved when operating at different PWM Dimming Frequency

| PWM Frequency | PWM Period | Maximum PWM<br>Dimming Ratio |
|---------------|------------|------------------------------|
| 200 Hz        | 5 ms       | 15,000:1                     |
| 1 kHz         | 1 ms       | 3,000:1                      |
| 3.3 kHz       | 300 µs     | 1,000:1                      |
| 20 kHz        | 50 µs      | 150:1                        |

#### **Pre-Emptive Boost**

The basic principle of pre-emptive boost (PEB) can be best explained by the following two waveforms. The first one shows how a conventional LED driver operates during PWM dimming operation. The second one shows that of the A80601.

Common test conditions for both cases:

$$\begin{split} PWM &= 1\% \text{ at } 1 \text{ kHz (on-time} = 10 \text{ } \mu\text{s}), \text{ } \text{f}_{\text{SW}} = 2.15 \text{ MHz}, \\ L &= 10 \text{ } \mu\text{H}, \text{V}_{\text{IN}} = 12 \text{ V}, \text{ LED load} = 8 \text{ series (} \text{V}_{\text{OUT}} = \sim 25 \text{ V}) \\ \text{at } 100 \text{ mA} \times 4. \text{ } \text{C}_{\text{OUT}} = 2 \times 4.7 \text{ } \mu\text{F} \text{ 50 V 1210 MLCC}. \\ \text{COMP: } \text{R}_{Z} &= 280 \text{ } \Omega, \text{ } \text{C}_{Z} = 68 \text{ } \text{nF}. \end{split}$$

Common scope settings:

CH1 (Yellow) = PWM (5 V/div); CH2 (Red) = Inductor current (500 mA/div); CH3 (Blue) =  $V_{OUT}$  (1 V/div); CH4 (Green) = LED current (200 mA/div); time scale = 2  $\mu$ s/div.



Figure 23: Traditional PWM Dimming operation where boost switch and LED current are enabled at the same time. Note that  $V_{OUT}$  shows overall ripple of ~0.5 V

When PWM signal goes high, a conventional LED driver turns on its boost switching at the time with LED current sinks. The problem is that the inductor current takes several switching cycles to ramp up to its steady-state value before it can deliver full power to the output load. During the first few cycles, energy to the LED load is mainly supplied by the output capacitor, which results in noticeable dip in output voltage.



Figure 24: A80601 PWM dimming operation with PEB delay set to 3  $\mu s.$  Note that  $V_{OUT}$  ripple is reduced to ~0.2 V.



In the A80601, the boost switch is also enabled when PWM goes high. However, the LED current is not turned on until after a short delay of  $t_{PEB}$ . This allows the inductor current to build up before it starts to deliver the full power to LED load. During the pre-boost period,  $V_{OUT}$  actually bumps up very slightly, while the following dip is essentially eliminated. When PWM goes low, both boost switching and LED remains active for the same delay of  $t_{PEB}$ . Therefore the PWM on-time is preserved in LED current.

PEB delay can be programmed using an external resistor,  $R_{PEB}$ , from PEB pin to GND. Their relationship is shown in the following chart:



### Figure 25: How PEB delay time varies with value of PEB pin resistor to GND.

Ideally,  $t_{PEB}$  is equal to the inductor current ramp up time. But the latter is affected by many external parameters, such as switching frequency, inductance,  $V_{IN}$  and  $V_{OUT}$  ratio, etc. Therefore, some experimentation is required to optimize the PEB delay time. In general for switching frequency at 2 MHz,  $t_{PEB} = 2.5$  to 4  $\mu$ s is a good starting point.

The advantage of PEB is that even a non-optimized delay time can significantly reduce the output ripple voltage compared to a conventional LED driver.

### **Analog Dimming**

The peak (100%) level of LED current is set by the  $R_{ISET}$  resistor. The actual peak LED current may also be adjusted continuously from approximately 10% up to 100%, by using the ADIM pin. There are two methods to do so:

- 1. In ADIM mode: apply a DC voltage between 0.2 V and 2 V at the pin.
- 2. In APWM mode: apply a clock signal with duty cycle between 90% and 0% at the pin.

#### ADIM MODE

An analog voltage is applied at the ADIM/APMW pin. This DC voltage linearly controls the peak LED current, as illustrated by the chart below:



#### Figure 26: In analog dimming mode, the LED current is linearly proportional to ADIM voltage between 0.2 V and 2 V approximately

There is an internal pull-down resistor (50 k $\Omega$  typical) from ADIM pin to GND. When this pin is left floating, LED current is actually being dimmed down to ~10%. Therefore, if analog dimming is not required, the ADIM pin should be pulled to over 2 V (but below V<sub>DD</sub>) to ensure 100% LED current. One simple technique is to pull up ADIM to VDD through a 30 k $\Omega$  resistor.



### **APWM MODE**

When a clock signal is detected at ADIM pin, the A80601 goes into APWM mode. The typical APWM signal frequency is between 40 kHz and 1 MHz. The duty cycle of this signal is inversely proportional to the percentage of current delivered to the LED. The relationship is shown below:



## Figure 27: Showing LED current is inversely proportional to the APWM duty cycle. Test conditions: $V_{IN} = 12 V$ , $V_{OUT} = 25 V$ (8 × WLED), total LED current = 100 mA × 4, APWM frequency = 100 kHz

As an example, a system that delivers a full LED current of 100 mA per channel would deliver 75 mA when an APWM signal with a duty-cycle of 25% is applied (because analog dimming level is 100% - 25% = 75%). This is demonstrated by the following waveforms.



Figure 28: PWM = H. Total LED current drops from 400 mA (4  $\times$  100 mA/ch) to 300 mA when APWM of 25% duty cycle is applied. Note that LED current takes ~0.5 ms to settle after change in APWM.



Figure 29: PWM = 25% at 1 kHz. Peak LED current drops from 400 mA (4  $\times$  100 mA/ch) to 300 mA when APWM of 25% duty cycle is applied



One popular application of analog dimming is for LED brightness calibration, commonly known as 'LED Binning'. LEDs from the same manufacturer and series are often grouped into different 'bins' according to their light efficacy (lumens per watt). It is therefore necessary to calibrate the '100% current' for each LED bin, in order to achieve uniform luminosity.

To use ADIM pin as a trim function, the user should first set the 100% current based on efficacy of LED from the lowest bin. When using LED with higher efficacy, the required current is then trimmed down to the appropriate level using APWM duty cycle.

As an example, assume that:

- LED from lowest bin has an efficacy of 80 lm/W
- LED highest bin has an efficacy of 120 lm/W

Suppose the maximum LED current was set at 100 mA based on LEDs from lowest bin. When using LEDs from highest bin, the current should then be reduces to 67% (80/120). This can be achieved by sending APWM clock with 33% duty cycle.

### **Extending LED Dimming Ratio**

The dynamic range of LED brightness can be further extended, by using a combination of PWM duty cycle, APWM duty cycle, and analog dimming method.

For example, the following approach can be used to achieve a 100,000:1 dimming ratio at 200 Hz:

- Vary PWM duty cycle from 100% down to 0.01% to give 10,000:1 dimming. This requires PWM dimming on-time be reduced down to 0.5 μs.
- With PWM dimming on-time fixed at 0.5µs, vary APWM duty from 0% to 90% to reduce peak LED current from 100% down to 10%. This gives a net effect of 100,000:1 dimming.



Figure 30: How to achieve 100,000:1 dimming ratio by using both PWM and APWM. Test conditions:  $V_{IN}$  = 12 V,  $V_{OUT}$  = 25 V (8 × WLED), total LED current = 400 mA, PWM frequency = 200 Hz, APWM frequency = 100 kHz.

Note that the A80601 is capable of providing analog dimming range greater than 10:1. By applying APWM with 96% duty cycle, for example, an analog dimming range of 25:1 can be achieved. However, this requires the external APWM signal source to have very fine pulse-width resolution. At 200 kHz APWM frequency, a resolution of 50 ns is required to adjust its duty cycle by 1%.



### Analog Dimming with External Voltage

Besides using ADIM pin, the LED current can also be reduced by using an external voltage source applied through a resistor to the ISET pin. The dynamic range of this type of dimming is dependent on the ISET pin current. The recommended  $i_{SET}$  range is from 20  $\mu$ A to 144  $\mu$ A for the A80601. Note that the IC will continue to work at  $i_{SET}$  below 20  $\mu$ A, but the relative error in LED current becomes larger at lower dimming level.

Below is a typical application circuit using a DAC (digital-analog converter) to control the LED current. The ISET current (which directly controls the LED current) is normally set as  $V_{ISET}/R_{ISET}$ . The DAC voltage can be higher or lower than  $V_{ISET}$ , thus adjusting the LED current to a lower or higher value.



Figure 31: Adjusting LED current with an external voltage source

Equation 5:

$$i_{ISET} = \frac{V_{ISET}}{R_{ISET}} - \left[\frac{VDAC - V_{ISET}}{R2}\right]$$

where V<sub>ISET</sub> is the ISET pin voltage (typically 1.0 V), and VDAC is the DAC output voltage.

When VDAC is higher than 1.00 V, the LED current is reduced. When VDAC is lower than 1.00 V, the LED current is increased.

Some common applications for the above scheme include:

- LED binning
- Thermal fold-back using external NTC (negative temperature coefficient) thermistor

In the following application example, the thermistor used is NTC-S0805E3684JXT (680 k $\Omega$  @ 25°C). R1 = 336 k $\Omega$ , R2 = 20 k $\Omega$ , and R3 = 8.45 k $\Omega$ . The LED current per channel is reduced from 97 mA at 25°C to 34 mA at 125°C.





ILED VS Temperature with NTC Circuit



Figure 33: LED current varies with temperature when using thermistor NTCS0805E3684JXT for thermal foldback



### VDD

The VDD pin provides regulated bias supply for internal circuits. Connect a  $C_{VDD}$  capacitor with a value of 1  $\mu$ F or greater to this pin. The internal LDO can deliver up to 2 mA of current externally with a typical VDD voltage of about 4.25 V. This allows it to serve as the pull up voltage for FAULT pin.

#### VDRV

The VDRV pin provides a regulated gate driver supply for external boost power MOSFET. Connect a  $C_{VDRV}$  capacitor with a typical value of 2.2  $\mu$ F to this pin. The gate driver can deliver up to 2 A of peak sink and source current, with a typical  $V_{DRV}$  voltage of 6.5 V. However, its average output current is limited to approximately 36 mA. Note that average gate driver current is:

Equation 6:  $i_{\text{VDRV}} = f_{\text{SW}} \times Q_{\text{G}}$ 

where  $f_{SW}$  is the switching frequency and  $Q_G$  is the total gate charge of the power MOSFET for  $V_{GS} = 0$  to 6.5 V.

At higher switching frequency, it is important to select a power MOSFET with low  $Q_G$  to limit the average gate driver current. Refer to the appendix section for details on MOSFET selection.

#### Shutdown

If EN pin is pulled low for longer than  $t_{EN(OFF)}$  (~16 ms), the A80601 enters shutdown (sleep mode). The next time EN pin goes high, all internal fault registers are cleared. The IC needs to go through a complete soft start process after PWM goes high.



Figure 34: After EN = L for  $\sim$ 16 ms, the IC completely shuts down so VDD (Blue) decays.

There is an alternative way to reset the internal fault status registers. By keeping EN = H and PWM = L for longer than 16 ms, the A80601 clears all internal fault registers but does not go into sleep mode. The next time PWM pin goes high, the IC will still go through soft start process. The difference is that VDD voltage and CLKOUT signal are always available as long as EN = H.



Figure 35: As long as EN = H, the IC does not shut down VDD and CLKOUT. But internal latched faults are cleared by PWM = L for  $\sim$ 16 ms.



### FAULT DETECTION AND PROTECTION

### **FAULT Status**

The FAULT pin is an open-drain output that will be pulled low when a fault occurs. A pull-up resistor (typically around 10 k $\Omega$ ) is required between this pin and desired logic level voltage (typically 3.3 to 5 V). Multiple devices with open-drain FAULT pins can be connected in parallel to form a wired-AND configuration. This way, when any device reports a fault, the system FAULT signal is pulled low.

The A80601-1 (One-Out-All-Out option) has a bidirectional FAULT pin. This means the same pin also serves as an input to monitor the status of system FAULT signal. When the FAULT pin is pulled low externally for >8  $f_{SW}$  cycles by another device, the A80601-1 disables its own boost switch and all LED current sinks in response. This feature is required in Master/Slave configuration, for example.

The following two simplified flow charts demonstrate the difference between A80601 (unidirectional FAULT pin) and A80601-1 (bidirectional FAULT pin).



Figure 36: Simplified A80601 Startup Flowchart





Figure 37: Simplified startup flow chart for A80601-1, showing responses to both Internal and External FAULT signals



### LED String Partial-Short Detect

All LED current sink pins (LED1 to LED4) are designed to withstand the maximum output voltage, as specified in the Absolute Maximum Ratings table. This prevents the IC from being damaged if  $V_{OUT}$  is directly applied to an LED pin due to an output connector short.

In case of direct-short or partial-shorted fault in any LED string during operation, the LED pin with voltage exceeding  $V_{LEDSD}$  will be removed from regulation. This prevents the IC from dissipating too much power due to large voltage drop across the LED current sink.



Figure 38: A80601 Normal startup sequence showing voltage at LED1 and LED2 pins.  $V_{IN}$  = 6 V, output = 8 × WLED in series, current = 4 × 100 mA



Figure 39: A80601 startup sequence when LED string#2 has a partialshort fault (6 × WLED instead of 8). As soon as LED2 pin rises above  $V_{LEDSC}$  (~5 V), the channel is disabled and FAULT = Low.

For A80601, the FAULT pin is pulled low in case any LED string is directly or partially shorted. The suspect LED string is disabled, while the rest of the LED strings continue to operate. FAULT pin is latched at low until it is reset by either EN = L or PWM = L for >16 ms

For A80601-1, all LED strings are turned off in case any LED string has detected a partial short. FAULT pin is latched at low until the IC is reset.



Figure 40: A80601-1 startup sequence when LED string#2 has a partial-short fault (6 × WLED instead of 8). As soon as LED2 pin rises above  $V_{LEDSD}$  (~5 V), the channel is disabled but FAULT remains High.

At least one LED pin must be at regulation voltage (below  $\sim 1.2 \text{ V}$ ) for the LED string partial-short detection to activate. In case all of the LED pins are above regulation voltage (this could happen when the input voltage rises too high for the LED strings), they will continue to operate normally.



### **Overvoltage Protection**

The A80601 offers a programmable output overvoltage protection (OVP). The OVP pin has a threshold level of 2.5 V typical. Overvoltage protection is tripped when current into this pin exceeds ~150  $\mu$ A. A resistor can be used to set the OVP threshold up to 40 V approximately. This is sufficient for driving 11 white LEDs in series.

The formula for calculating the OVP resistor is shown below:

Equation 7:  $R_{OVP} = (V_{OVP} - V_{OVP(th)}) / i_{OVP(th)}$ 

where  $V_{OVP}$  is the desired OVP threshold,  $V_{OVP(th)} = 2.5 V$  typical,  $i_{OVP(th)} = 150 \mu A$  typical.

To determine the desired OVP threshold, take the maximum LED string voltage at cold and add  $\sim 10\%$  margin on top of it.

The OVP event is not a latched fault and, by itself, does not pull the FAULT pin to low. If the OVP condition occurs during a load dump, for example, the IC will stop switching but not shut down.

OVP condition is typically caused by an open LED fault, or disconnected output connector. It may be detected either at startup or during normal operation. This is explained separately below.

#### CASE 1: OVP AT STARTUP

During soft start period, the A80601 tries to boost  $V_{OUT}$  until it becomes high enough for all LED string to come into regulation. But if any LED string is open,  $V_{OUT}$  will eventually hit OVP. At this point, the A80601 will disable any LED string that is still not in regulation. The FAULT pin is pulled low and boost switching is stopped to allow  $V_{OUT}$  to fall. Once  $V_{OUT}$  falls below ~97% OVP, switching resumes to power the remaining LED strings.



Figure 41: A80601 startup with LED2 string open.  $V_{OUT}$  hits OVP at ~28 V and LED2 is removed from regulation. FAULT pin goes Low but remaining LED strings continue to operate.

For A80601-1, all LED strings are disabled in case any string is not in regulation when  $V_{OUT}$  hits OVP. FAULT pin is pulled low and switching is stopped. The IC remains in latched off state until it is reset.



Figure 42: A80601-1 startup with LED2 string open.  $V_{\rm OUT}$  hits OVP and all LED string are disabled. FAULT pin goes Low and IC remains latched off until reset.



#### **CASE 2: OVP DURING NORMAL OPERATION**

When one LED string becomes open during operation, current through its LED driver drops to zero. The A80601 responds by boosting the output voltage higher. When output reaches OVP threshold, the LED string without current is removed from regulation. The rest of LED strings continue to draw current and drain down  $V_{OUT}$ . Once  $V_{OUT}$  falls below ~97% OVP, boost will resume switching to power the remaining LED strings.



Figure 43: An open-LED string faults causes VOUT to ramp up and trip OVP. The A80601 then disables the open LED string and continues with remaining strings.

The A80601-1, in contrast, will disable all LED strings in case any LED string becomes open. The IC remains in latched off state until it is reset.



Figure 44: An open-LED string faults causes VOUT to ramp up and trip OVP. The A80601-1 then disables all LED string and remains in latched off state until reset.

#### **Boost Switch Overcurrent Protection**

The external boost switch is protected with a cycle-by-cycle primary current limit. When the voltage sensed at CS pin exceeds VCS(LIM1) (typically 210mV), the existing switching cycle is truncated. That means the peak switching current is limited to:

Equation 8:  $i_{SW(LIM1)} = V_{CS(LIM1)} / R_{CS}$ 

where  $R_{CS}$  is the sense resistor connected from source of boost MOSFET to power ground.

As an example, if  $R_{CS} = 39 \text{ m}\Omega$ , then  $i_{SW(LIM1)} = 5.4 \text{ A approximately.}$ 

The waveform below shows normal switching at  $V_{IN} = 6$  V,  $V_{OUT} = ~26$  V and total LED current 800 mA. Average input current is around 4.5 A.



Figure 45: Normal 400 kHz switching waveform at  $V_{IN}$  = 6 V. Red trace is the SW node voltage at 10 V/div. Green trace is the inductor current at 1 A/div.

When the input voltage is reduced further to 5.6 V, input current increases and peak switch current reaches 5.4 A. Overcurrent protection is tripped to limit the peak SW current.





Figure 46: When peak current through the inductor reaches  $\sim$ 5.4 A, overcurrent protection kicks in to truncate the present switching cycle.

There is also a secondary current sense limit  $V_{CS(LIM2)}$ , set at about 40% higher than the cycle-by-cycle current limit. It is to protect the external MOSFET from destructive current spikes in case the boost inductor or boost diode is shorted. Once this limit is tripped, the A80601 will immediately shut down and latch off.

### Input Overcurrent Protection and Disconnect Switch



 $V_{\text{IN}} - V_{\text{SENSE}} = R_{\text{SC}} \times i_{\text{SENSE}} + R_{\text{ADJ}} \times i_{\text{ADJ}}$ 

Figure 47: Optional input disconnect switch using a PMOSFET

The primary function of the input disconnect switch is to protect the system and the device from excessive input currents during a fault condition. If the input current level goes above the preset threshold, the part will be shut down in less than 3  $\mu$ s. The FAULT pin is pulled Low and the IC remains in latched off state until it is reset. This feature prevents catastrophic failure in the system when there is a direct short from VOUT to GND (caused by a shorted output connector or cable, for example).

The waveform below illustrates the input overcurrent fault condition during startup. As soon as input OCP limit is reached, the part disables the gate of the disconnect switch Q1 and latches off.



Figure 48: Startup into an output shorted-to-GND fault. Input OCP is tripped when current (Green trace) exceeds ~6.5 A. PMOS Gate (Red) is turned off immediately and IC latches off.

During startup when Q1 first turns on, an inrush current flows through Q1 into the output capacitance. If Q1 turns on too fast (due to its low gate capacitance), the inrush current may trip input OCP limit. In this case, an external gate capacitance  $C_G$  is added to slow down the turn-on transition. Typical value for  $C_G$  is around 4.7 to 22 nF. Do not make  $C_G$  too large, since it also slows down the turn-off transient during a real input OCP fault.



### Setting the Input Current Sense Resistor

The input disconnect switch threshold is typically 98 mV, measured between VIN and VSENSE pins when  $R_{ADJ}$  is 0  $\Omega$ . This threshold can be trimmed slightly using the  $R_{ADJ}$  resistor.

To avoid false tripping, the input disconnect switch overcurrent limit should be set higher than the boost switch cycle-by-cycle current limit. For example, the boost switch OCP is set at 5.4 A, so the input disconnect switch OCP may be set 25% higher at 6.75 A. The input current sense resistor is then calculated as below.

When R<sub>ADJ</sub> is not used:

 $V_{IN} - V_{SENSE} = R_{SENSE} \times i_{SENSE} = 98 \text{ mV}$ 

The desired sense resistor is  $R_{SENSE} = 98 \text{ mV} / 6.75 \text{ A} = 14.5 \text{ m}\Omega$ . But this is not a standard E-24 resistor value. Pick the closest lower value which is 13 m $\Omega$ .

When R<sub>ADJ</sub> is used:

$$V_{IN} - V_{SENSE} = R_{SENSE} \times i_{SENSE} + R_{ADJ} \times i_{ADJ}$$

Therefore

 $\begin{aligned} R_{ADJ} &= \left[ (V_{IN} - V_{SENSE}) - (R_{SENSE} \times i_{SENSE}) \right] / i_{ADJ} \\ &= \left[ 98 \text{ mV} - 88 \text{ mV} \right] / 20 \ \mu\text{A} = 500 \ \Omega \end{aligned}$ 

Pick the closest E-96 resistor value of 499  $\Omega$ .

#### Input UVLO

When  $V_{IN}$  rises above  $V_{UVLOrise}$  threshold, the A80601 is enabled. The IC is disabled when  $V_{IN}$  falls below  $V_{UVLOfall}$ threshold for more than 50  $\mu$ s. This small delay is used to avoid shutting down because of momentary glitches in the input power supply.

### **Fault Protection During Operation**

The A80601 constantly monitors the state of the system to determine if any fault conditions occur during normal operation. The response to a triggered fault condition is summarized in the table below. It is important to note that there are several points at which the A80601 monitors for faults during operation. The locations are input current, switch current, output voltage, switch voltage, and LED pins. Some of the protection features might not be active during startup to prevent false triggering of fault conditions.

The possible fault conditions that the part can detect include:

- Open LED Pin or open LED string
- Shorted or partially shorted LED string
- LED pin shorted to GND
- Open or shorted boost diode
- Open or shorted boost inductor
- VOUT short to GND
- SW shorted to GND
- ISET shorted to GND
- FSET shorted to GND
- Input disconnect switch drain shorted to GND

Note that some of these faults will not be protected if the input disconnect switch is not being used. An example of this is VOUT short to GND fault.



#### Table 5: A80601 Fault Mode Table

| Fault Name                                                                 | Туре           | Active           | Fault Flag<br>Set | Description                                                                                                                                                                                                                                                                                                                                                                                                          | Boost Switch              | Disconnect<br>Switch | LED Sink drivers                           |
|----------------------------------------------------------------------------|----------------|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|--------------------------------------------|
| Primary Switch Overcurrent<br>Protection (Cycle-By-Cycle<br>Current Limit) | Auto-restart   | Always           | NO                | This fault condition is triggered when the SW current exceeds the cycle-by-cycle current limit, $I_{SW(LIM)}$ . The present SW on-time is truncated immediately to limit the current. Next switching cycle starts normally.                                                                                                                                                                                          | Off for a single<br>cycle | ON                   | ON                                         |
| Secondary Switch Current<br>Limit                                          | Latched<br>Off | Always           | YES               | When current through boost switch exceeds secondary SW current limit ( $i_{SW(LIM2)}$ ) the device immediately shuts down the disconnect switch, LED drivers and boost. The Fault flag is set. To reset the fault the EN or PWM pin needs to be pulled low for ~16 ms.                                                                                                                                               | OFF                       | OFF                  | OFF                                        |
| Input Disconnect Current<br>Limit                                          | Latched<br>Off | Always           | YES               | The device is immediately shut off if the voltage across the input sense resistor is above the V <sub>SENSEtrip</sub> threshold. To reset the fault the EN or PWM pin must be pulled low for ~16 ms.                                                                                                                                                                                                                 | OFF                       | OFF                  | OFF                                        |
| LEDx Pin Shorted to GND                                                    | Auto-restart   | Startup          | YES               | If any of the LED pins is determined to be shorted to GND when PWM first goes high, soft-start process is halted. Only when the short is removed, then soft-start is allowed to proceed.                                                                                                                                                                                                                             | OFF                       | ON                   | OFF                                        |
| LEDx Pin Open<br>(One-Out-Continue option)                                 | Auto-restart   | Normal operation | YES               | If an LED string is not getting enough current, the device will first respond by increasing the output voltage until OVP is reached. Any LED string that is still not in regulation will be disabled. The device will then go back to normal operation by reducing the output voltage to the appropriate voltage level.                                                                                              | ON                        | ON                   | OFF for open pins<br>ON for all others.    |
| LEDx Pin Open<br>(One-Out-All-Out option)                                  | Latched        | Normal operation | YES               | If an LED string is not getting enough current, the device will first respond by increasing the output voltage until OVP is reached. If any LED string is still not in regulation, all LED strings will be disabled and the device latched off. To reset the fault the EN or PWM pin must be pulled low for ~16 ms.                                                                                                  | OFF                       | OFF                  | OFF                                        |
| ISET Short Protection                                                      | Auto-restart   | Always           | YES               | Fault occurs when the ISET current goes above 150% of max current.<br>The boost will stop switching and the IC will disable the LED sinks<br>until the fault is removed. When the fault is removed, the IC will try to<br>regulate to the preset LED current.                                                                                                                                                        | OFF                       | ON                   | OFF                                        |
| FSET/SYNC Short<br>Protection                                              | Auto-restart   | Always           | YES               | Fault occurs when the FSET current goes above 150% of max<br>current. The boost will stop switching, Disconnect switch will turn off<br>and the IC will disable the LED sinks until the fault is removed. When<br>the fault is removed, the IC will try to restart with soft-start.                                                                                                                                  | OFF                       | ON                   | OFF                                        |
| Overvoltage Protection                                                     | Auto-restart   | Always           | NO                | Fault occurs when current into OVP pin exceeds $i_{OVP(th)}$ (typically 150 µA). The IC will immediately stop switching but keep the LED drivers active, to drain down the output voltage. Once the output voltage decreases to ~94% OVP level, the IC will restart switching to regulate the output current.                                                                                                        | STOP during<br>OVP event. | ON                   | ON                                         |
| Undervoltage Protection                                                    | Auto-restart   | Always           | YES               | Device immediately shuts off boost and current sinks if the voltage at VOUT is below $V_{UVP(th)}$ . This may happen if VOUT is shorted to GND, or boost diode is open before startup. It will auto-restart once the fault is removed.                                                                                                                                                                               | OFF                       | ON                   | OFF                                        |
| LED String Partial Short<br>Detection (One-Out-<br>Continue option)        | Auto-restart   | Always           | YES               | Fault occurs if an LED pin voltage exceeds V <sub>LEDSC</sub> with its current sink in regulation, while at least one other LED pin is below ~1.2 V. This may happen when two or more LEDs are shorted within a string. The LED string exceeding the threshold will be disabled and removed from operation. Device will re-enable the LED string when its pin voltage falls below threshold, or at the next PWM = H. | ON                        | ON                   | OFF for shorted string, ON for all others. |
| LED String Partial Short<br>Detection (One-Out-All-Out<br>option)          | Latched        | Always           | YES               | If two or more LEDs are shorted within a string, all LED strings will be<br>disabled and the device latched off. To reset the fault, EN or PWM pin<br>must be pulled low for ~16 ms.                                                                                                                                                                                                                                 | OFF                       | OFF                  | OFF                                        |
| Overtemperature Protection                                                 | Auto-restart   | Always           | YES               | Fault occurs when the die temperature exceeds the over-temperature threshold, typically 170°C. IC will restart after temperatures drops lower by T <sub>SDHYS</sub>                                                                                                                                                                                                                                                  | OFF                       | OFF                  | OFF                                        |
| V <sub>IN</sub> UVLO                                                       | Auto-restart   | Always           | NO                | Fault occurs when $V_{\text{IN}}$ drops below $V_{\text{UVLO(fall)}}.$ This fault resets all latched faults.                                                                                                                                                                                                                                                                                                         | OFF                       | OFF                  | OFF                                        |

Continued on next page ...



#### Table 5: A80601 Fault Mode Table (continued)

| Fault Name                                                       | Туре              | Active            | Fault Flag<br>Set | Description                                                                                                                                                                                                                                                                                                                                                                      | Boost Switch | Disconnect<br>Switch | LED Sink drivers |
|------------------------------------------------------------------|-------------------|-------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------|------------------|
| FAULT pin pulled Low<br>Externally (One-Out-<br>Continue option) | Always<br>ignored | Always<br>ignored | No change         | In One-Out-Continue mode (with unidirectional FAULT pin), external status of FAULT pin does not affect the operation of the IC in any way.                                                                                                                                                                                                                                       | No change    | No change            | No change        |
| FAULT pin pulled Low<br>Externally (One-Out-All-<br>Out option)  | Auto-<br>restart  | Always            | No change         | In One-Out-All-Out mode (with bidirectional FAULT pin), if<br>FAULT pin is externally pulled Low, the IC immediately shuts<br>off its boost and LED current sinks. IC can only restart when<br>external fault status is cleared AND there is no internal fault<br>status pending. That means local latching faults cannot be<br>cleared by externally forcing FAULT pin to High. | OFF          | ON                   | OFF              |





#### Explanation of events :

A: PWM goes High and all LED drivers operate normally. (For simplicity, assume only LED 1 and LED2 are in use, each sinking 100 mA.)

B: A partial-short fault is asserted to LED 2 string. Nothing happens yet since PWM = L.

**C**: At the next PWM = H, LED2 pin voltage stays above  $V_{LEDSD}$  while LED1 pin is at regulation voltage.

**D**: After partial-short detection time ( $\sim 2 \mu s$ ), LED2 string is disabled and FAULT pin pulled Low. LED1 string continues to operate.

**E**: At subsequent PWM = H, IC retries LED 1 but shuts it off again since the fault is still present. FAULT flag remains Low.

**F**: Partial Short fault is removed from LED 2 string. Nothing happens yet since PWM = L.

G: At the next PWM = H, IC retries LED 1 and it passes. But FAULT flag is not cleared

H: FAULT flag is cleared at the second PWM = H after Partial Short fault was removed.



### PACKAGE OUTLINE DRAWING

#### For Reference Only – Not for Tooling Use

Reference Allegro DWG-2871 (Rev. A) or JEDEC MO-220WGGD. Dimensions in millimeters – NOT TO SCALE. Exact case and lead configuration at supplier discretion within limits shown.



Figure 49: Package ES, 24-Pin 4 mm × 4 mm QFN with Exposed Thermal Pad and Wettable Flank



#### APPENDIX: EXTERNAL MOSFET SELECTION GUIDE

The A80601 drives an external MOSFET for the boost stage. This solution provides maximum flexibility in delivering a wide range of output voltage and current for different LED panels, compared to controllers with built-in boost switches. On the other hand, care must be taken in selection of external MOSFET, to ensure optimal tradeoff between component size, efficiency, and cost. Primary Parameters to consider include the following.

#### **BREAKDOWN VOLTAGE**

Pick the device with "Drain to Source Breakdown Voltage" at least 20% higher than the maximum possible SW voltage.

• For boost configuration,  $V_{SW} = V_{OUT} + V_F$ ; where  $V_F = boost$ diode forward drop. The A80601 has a maximum  $V_{OUT}$  of 40 V. Therefore, the

MOSFET should be rated 50 V or higher.

• For SEPIC configuration,  $V_{SW} = V_{IN} + V_{OUT} + V_F$ . Note that  $V_{IN}$  can be as high as 40 V during load-dump conditions. The breakdown voltage needs to be increased accordingly.

#### GATE THRESHOLD VOLTAGE

The device must be fully enhanced by the time  $V_{GS} = 5$  V. Note that this is not the same as "Gate to Source Threshold Voltage" in most MOSFET datasheets, which is typically specified at very small current such as 250  $\mu$ A. A more reliable way is to consult the "Gate Charge Characteristics" chart of the device, and make sure that the 'plateau' occurs well before  $V_{GS}$  reaches 5 V. See example from datasheet of one potential candidate:





#### **ON-RESISTANCE**

Device with lower  $R_{DSON}$  can directly reduce the conduction loss of the boost converter. This is especially important when the output power is high and input supply voltage is low. Note that most datasheets typically highlight this parameter at  $V_{GS} = 10$  V and  $T_J = 25^{\circ}$ C. It is important to examine how  $R_{DSON}$  varies with gate voltage and temperature, as shown in the following charts:



Figure 51: Chart showing On-Resistance varies with Darin Current and Gate Voltage.



Figure 52: Nominalized On-Resistance vs. Junction Temperature at  $V_{GS}$  = 10 V. Note that resistance increases by 100% when temperature rises from 25°C to 150°C.



#### THERMAL RATING

The thermal resistance ( $R_{0JA}$ ) is primarily determined by the device's physical size. If the thermal resistance of the device is too high, or if there is insufficient heat dissipation on the PCB, the device may enter thermal run-away situation and burn itself out. For most medium-power (10-30 W) applications, a DPAK device is generally sufficient. For high-power (>50 W) applications, a D<sup>2</sup>PAK device may be required. Depending on power loss, additional heat sink can be mounted to improve the heat dissipation from the PCB.

#### GATE CHARGE

As mentioned earlier, lower  $R_{DSON}$  is desired to reduce conduction loss. But devices with lower  $R_{DSON}$  typically also have higher gate charge ( $Q_G$ ), which can lead to higher switching loss. This is especially important when switching at high frequency (such as 2 MHz) and with high output voltage. Higher gate charge also results in higher gate driver current and hence higher power loss for the controller IC.

The A80601 uses an LDO to supply the driver voltage ( $V_{DRV}$ ), which has a current limit of 36 mA typical. Average gate driver current is:

$$i_{\rm VDRV} = f_{\rm SW} \times Q_{\rm G}$$

If the MOSFET selected has  $Q_G = 27$  nC, for example, then the highest switching frequency is limited to 1.33 MHz. See the following chart for relation between maximum switching frequency and MOSFET gate charge:



Figure 53: Maximum Switching Frequency vs. Gate Charge (to keep average  $V_{DRV}$  current under 36 mA).

On the other hand, selecting a device with very low  $Q_G$  may cause excessive voltage spikes at SW node due to high dV/dt. In this case, a snubber circuit can be added to dampen the ringing. The switching speed can be slowed down by adding a series gate resistance (such as 1-5 ohm) between the driver and the device. The downside of doing this is higher switching losses.



Figure 54: Gate Charge vs. Gate-Source Voltage chart for a suitable MOSFET (NVD5867NL). Note that its plateau is at ~3.5 V, and its total gate charge is about 10 nC as  $V_{GS}$  ramps up from 0 to 6.5 V.



#### **Revision History**

| Number | Date          | Description     |
|--------|---------------|-----------------|
| -      | March 4, 2019 | Initial release |

Copyright 2019, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

