# ASL3417SHN

## Enhanced three channel LED buck driver with limp-home

Rev. 3 — 26 October 2017

**Product data sheet** 

## 1. Introduction

The ASL3417SHN is a three channel buck mode LED driver IC with a Limp-home mode. It delivers constant average DC current to LEDs independent of the input voltage. The ASL3417SHN supports up to three output channels. It means that with one driver IC 1, 2 or 3 LED strings can be driven independently of each other. It provides a cost effective design solution, specifically targeting automotive exterior and interior lighting applications.

## 2. General description

The ASL3417SHN has a hysteretic buck DC-to-DC topology. With input voltages from 10 V to 80 V, it allows maximum flexibility on output voltages for each channel, enabling applications with up to 20 LEDs. It also provides an output current of up to and above 1.5 A per channel. Furthermore, two output channels can be connected together to provide an even higher current. It drives an external high-side N channel MOSFET from an internally regulated adjustable supply. The ASL3417SHN buck driver gives a flexible system design which can be used to drive three LED strings with the same architecture.

The ASL3417SHN provides an SPI interface for extensive control and diagnostic communication with an external microcontroller. Furthermore, the ASL3417SHN integrates a customer programmable Limp-home mode. It allows configurable operation in Limp-home mode in case SPI communication with the microcontroller has failed.

The ASL3417SHN offers an adjustable hysteresis for optimizing external components as well as minimizing LED current ripple.

In addition, the ASL3417SHN provides an output voltage of up to 70 V. It has a measurement capability that can be used to identify LED open or short circuit conditions. The microcontroller can read this voltage and use it to detect open or short circuit conditions. There are also additional diagnostic features such as current reached status.

Additional features include input under-voltage lockout and thermal shutdown when the junction temperature of the ASL3417SHN exceeds +175 °C.

It is housed in a very small HVQFN32 pin package with an exposed thermal pad and is designed to meet the stringent requirements of automotive applications. It is fully AEC Q100 grade 1 qualified. It operates over the ambient automotive temperature range of -40 °C to +125 °C.

The ASL3417 provides an accurate current over a 1: 12.5 range. This range can be scaled up or down using external
components. Depending on the operating conditions and component choices, output currents of min 30 mA and more than 3 A can
be achieved.



## 3. Features and benefits

- The ASL3417SHN is an automotive grade product that is AEC-Q100 grade 1 qualified.
- Operating ambient temperature range of –40 °C to +125 °C
- Wide operating input voltage range from +10 V to +80 V
- Able to drive up to 20 LEDs, wide operating LED voltage range regulated from 2.5 V to 70 V
- Output current of up to and above 1.5 A with high LED current accuracy of ±5 % over the complete operating temperature range
- Output current programmable via SPI interface
- Read back programmed current via SPI
- Customer programmable Limp-home mode.
- Two output current ranges, programmable via SPI interface with 5 % accuracy
- Hysteretic converter
- Fast gate drive for high efficiency
- Programmable internal gate driver voltage regulator
- Support logic level and standard level FETs
- Integrated bootstrap diode
- PWM inputs for individual dimming of each channel
- Low Electro Magnetic Emission (EME) and high Electro Magnetic Immunity (EMI)
- Input voltage monitoring and input under voltage protection
- Output voltage monitoring
- Control signal to enable the device
- Junction temperature monitoring via SPI
- Small package outline HVQFN32
- Low quiescent current <5 μA at 25 °C when EN = 0</p>
- Short-circuit and open-circuit output protection

## 4. Applications

- Automotive LED lighting
  - Daytime running lights
  - Position or park light
  - Low beam
  - High beam
  - Turn indicator
  - Fog light
  - Cornering light
  - Advanced front lighting



## 5. Ordering information

Table 1. Ordering information

| Type number | Package |                                                                                                                  |           |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|
|             | Name    | Description                                                                                                      | Version   |  |  |  |  |
| ASL3417SHN  | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | SOT617-12 |  |  |  |  |

## 6. Block diagram



## 7. Pinning information

## 7.1 Pinning



## 7.2 Pin description

Table 2. Pin description[1]

| Symbol | Pin | Description                                    |  |  |
|--------|-----|------------------------------------------------|--|--|
| GND    | 1   | chip ground                                    |  |  |
| SDO    | 2   | SPI data out                                   |  |  |
| VCC    | 3   | external 5 V supply                            |  |  |
| EN     | 4   | enable signal                                  |  |  |
| CSB    | 5   | SPI chip select                                |  |  |
| SCLK   | 6   | SPI Clock                                      |  |  |
| SDI    | 7   | SPI data input                                 |  |  |
| PWM3   | 8   | external PWM signal channel 3                  |  |  |
| PWM2   | 9   | external PWM signal channel 2                  |  |  |
| PWM1   | 10  | external PWM signal channel 1                  |  |  |
| n.c.   | 11  | not connected                                  |  |  |
| RL3    | 12  | sense resistor low side channel 3              |  |  |
| RH3    | 13  | sense resistor high side channel 3             |  |  |
| BS3    | 14  | boot supply channel 3                          |  |  |
| G3     | 15  | channel 3 gate driver                          |  |  |
| LX3    | 16  | inductor connection to switching FET channel 3 |  |  |

Table 2. Pin description[1] ...continued

| Symbol | Pin | Description                                    |  |
|--------|-----|------------------------------------------------|--|
| RL2    | 17  | sense resistor low side channel 2              |  |
| RH2    | 18  | sense resistor high side channel 2             |  |
| BS2    | 19  | boot supply channel 2                          |  |
| G2     | 20  | channel 2 gate driver                          |  |
| LX2    | 21  | inductor connection to switching FET channel 2 |  |
| n.c.   | 22  | not connected                                  |  |
| RL1    | 23  | sense resistor low side channel 1              |  |
| RH1    | 24  | sense resistor high side channel 1             |  |
| LX1    | 25  | inductor connection to switching FET channel 1 |  |
| G1     | 26  | channel 1 gate driver                          |  |
| BS1    | 27  | boot supply channel 1                          |  |
| n.c.   | 28  | not connected                                  |  |
| VGG    | 29  | gate driver supply                             |  |
| n.c.   | 30  | not connected                                  |  |
| VIN    | 31  | input voltage                                  |  |
| n.c.   | 32  | not connected                                  |  |

<sup>[1]</sup> Not connected (n.c.) pins are internally not connected and must be left floating to maintain high-voltage separation.

For enhanced thermal and electrical performance, the exposed center pad of the package should be soldered to board ground (and not to any other voltage level).

## 8. Functional description

## 8.1 Operating modes



#### Fig 3. State diagram

#### 8.1.1 Off mode

If the EN pin goes low, the ASL3417SHN switches to off mode.

In Off mode, the SPI interface and all outputs are turned off. Before off mode is entered, all channels should be turned off.

## 8.1.2 Operation mode

The ASL3417SHN switches from Off mode to Operation mode when the input voltage is above the power-on detection threshold ( $V_{th(det)off}$ ) and the EN pin is high. In operation mode, all outputs are available as configured via the SPI interface.

#### 8.1.3 Under voltage mode

The ASL3417SHN switches from operation mode to under voltage mode as soon as the input voltage drops below the programmed voltage. In under voltage mode, all outputs, including the gate voltage supply are off.

#### 8.1.4 Fail silent mode

The ASL3417SHN switches from Operation mode to Fail silent mode, when the junction temperature exceeds the over temperature shutdown threshold or a VGG error is detected.

In Fail silent mode, all outputs are turned off and only the SPI interface remains operational.

#### 8.2 Buck converter

The ASL3417SHN is a buck converter IC delivering constant current to the LEDs. It is a hysteretic controller that regulates the inductor current. It switches off the external FET when the inductor current rises above the upper threshold current. It switches on when the current falls below the lower threshold. The width of the hysteresis window can be programmed via SPI to keep the switching frequency between bounds. The anode of the LED string is connected to the driver, while the cathode of the LED string is connected to ground. This arrangement helps to reduce the total number of connections to the LEDs.

## 8.3 Input voltage measurement

The ASL3417SHN measures the supply voltage of the device and makes this measurement available via the SPI interface.

Table 3. VIN voltage measurement register, address 0x38h[1]

| Bit | Symbol     | Description                | Value | Function                                   |
|-----|------------|----------------------------|-------|--------------------------------------------|
| 7:0 | V_VIN[7:0] | VIN voltage<br>measurement | 0x00h | voltage measurement not available          |
|     |            |                            |       | VIN voltage = 0.3548 × V_VIN[7:0] – 0.56 V |

[1] A write to the VIN voltage measurement register does not set the SPI error bit high.

## 8.4 Input under voltage detection

The ASL3417SHN offers a variable undervoltage detection threshold.

When the supply voltage is above the under voltage detection threshold, the bit VIN\_stat is high, when the supply voltage is below, the bit is low.

For effects of this bit on the functionality of the device, see <u>Section 8.12.1.1</u>.

Table 4. Undervoltage threshold register, address 0x0Fh

| Е | Bit | Symbol        | Description  | Value | Function                                                           |
|---|-----|---------------|--------------|-------|--------------------------------------------------------------------|
| 7 | ':0 | V_VIN_UV[7:0] | undervoltage | 0x00h | undervoltage detection threshold = 0 V                             |
|   |     |               | threshold    |       | undervoltage detection threshold = 0.3548 × V_VIN_UV[7:0] - 0.56 V |

## 8.5 Output current programmability

The ASL3417SHN provides the possibility to program the LED current and LED current hysteresis via the SPI interface.

#### 8.5.1 Output target current programming

The ASL3417SHN target output current, can be programmed via the LED current range registers and the LED current registers of channel 1, 2 and 3. The sense voltage that is set via SPI, and the value of the external sense resistor, determine the actual level.

$$I_{LED} = \frac{V_{LED\,current}}{R_{sense}} \tag{1}$$

Table 5. LED current range register, address 0x05h

| Bit | Symbol | Description                     | Value  | Function                                      |
|-----|--------|---------------------------------|--------|-----------------------------------------------|
| 7:3 |        | reserved                        | 000000 | reserved; keep clear for future use           |
| 2   | I_CH3  | LED current range bit           | 0      | maximum sense voltage is approximately 300 mV |
|     | C      | channel 3                       | 1      | maximum sense voltage is approximately 120 mV |
| 1   | I_CH2  | LED current range bit           | 0      | maximum sense voltage is approximately 300 mV |
|     |        | channel 2                       | 1      | maximum sense voltage is approximately 120 mV |
| 0   |        | LED current range bit channel 1 | 0      | maximum sense voltage is approximately 300 mV |
|     |        |                                 | 1      | maximum sense voltage is approximately 120 mV |

#### Table 6. LED current channel 1 register, address 0x02h

| Bit | Symbol         | Description           | Value                | Function                                         |
|-----|----------------|-----------------------|----------------------|--------------------------------------------------|
| 7:0 | I_LED_CH1[7:0] | LED current channel 1 | 0x00h;<br>0xF6h0xFFh | not recommended                                  |
|     |                |                       |                      | When I_CH1 is 0: 1.179 mV × I_LED_CH1 + 0.74 mV  |
|     |                |                       |                      | When I_CH1 is 1: 0.47882 mV × I_LED_CH1 - 0.6 mV |

#### Table 7. LED current channel 2 register, address 0x03h

| Bit | Symbol         | Description           | Value                | Function                                         |
|-----|----------------|-----------------------|----------------------|--------------------------------------------------|
| 7:0 | I_LED_CH2[7:0] | LED current channel 2 | 0x00h;<br>0xF6h0xFFh | not recommended                                  |
|     |                |                       |                      | When I_CH2 is 0: 1.179 mV × I_LED_CH2 + 0.74 mV  |
|     |                |                       |                      | When I_CH2 is 1: 0.47882 mV × I_LED_CH2 - 0.6 mV |

#### Table 8. LED current channel 3 register, address 0x04h

| Bit | Symbol         | Description           | Value                | Function                                         |
|-----|----------------|-----------------------|----------------------|--------------------------------------------------|
| 7:0 | I_LED_CH3[7:0] | LED current channel 3 | 0x00h;<br>0xF6h0xFFh | not recommended                                  |
|     |                |                       |                      | When I_CH3 is 0: 1.179 mV × I_LED_CH3 + 0.74 mV  |
|     |                |                       |                      | When I_CH3 is 1: 0.47882 mV × I_LED_CH3 - 0.6 mV |

The LED current is the result of the voltage drop across the  $R_{\text{sense}}$  resistor in mV.

#### Example:

To achieve an output current of e.g. 300 mA with 200 m $\Omega$  R<sub>sense</sub> resistor on Channel 1, two settings are possible:

- 1. set bit I\_CH1 to 1 and the LED current channel 1 register to 0x80h
- 2. set bit I\_CH1 to 0 and the LED current channel 1 register to 0x33h

For higher granularity and higher accuracy, use setting 1. When the LED current is dynamically adjusted to higher levels than offered when bit  $I\_CHx = 1$ , deviations are possible.

## 8.5.2 Hysteresis programming via SPI

ASL3417SHN provides an option to program the level of hysteresis via the SPI interface. The hysteresis setting is independent of the I\_CH1, I\_CH2 and I\_CH3 bits in LED current range registers.

The hysteresis voltage that is set via SPI, and the value of the external sense resistor, determine the actual level.

$$I_{Hyst} = \frac{V_{Hyst}}{R_{sense}} \tag{2}$$

Depending on the hysteresis level, the values of the external components, the input and the output voltage, and the switching frequency varies.

The ASL3417SHN is specified for switching frequencies from 100 kHz to 2 MHz.

Note: For all hysteresis settings, the hysteresis, specified in mV, corresponds with the lowest average LED current in the static characteristics section.

Table 9. Hysteresis channel 1 register, address 0x0Bh

| Bit | Symbol    | Description          | Value  | Function                            |
|-----|-----------|----------------------|--------|-------------------------------------|
| 7:2 |           | reserved             | 000000 | reserved; keep clear for future use |
| 1:0 | HCH1[1:0] | hysteresis channel 1 | 00     | setting 0                           |
|     |           |                      | 01     | setting 1                           |
|     |           |                      | 10     | setting 2                           |
|     |           |                      | 11     | setting 3                           |

Table 10. Hysteresis channel 2 register, address 0x0Ch

| Bit | Symbol    | Description          | Value     | Function                            |
|-----|-----------|----------------------|-----------|-------------------------------------|
| 7:2 |           | reserved             | 000000    | reserved; keep clear for future use |
| 1:0 | HCH2[1:0] | hysteresis channel 2 | 00        | setting 0                           |
|     |           | 01                   | setting 1 |                                     |
|     |           |                      | 10        | setting 2                           |
|     |           |                      | 11        | setting 3                           |

Table 11. Hysteresis channel 3 register, address 0x0Dh

| Bit | Symbol    | Description          | Value  | Function                            |
|-----|-----------|----------------------|--------|-------------------------------------|
| 7:2 |           | reserved             | 000000 | reserved; keep clear for future use |
| 1:0 | HCH3[1:0] | hysteresis channel 3 | 00     | setting 0                           |
|     |           |                      | 01     | setting 1                           |
|     |           |                      | 10     | setting 2                           |
|     |           |                      | 11     | setting 3                           |

By increasing the hysteresis level, the switching frequency is reduced, leading to less switching events and lower overall switching losses. However, the ripple of the LED current increases.

Calculation example:

A system has 40 V input voltage, an LED voltage of 15 V, a 200 m $\Omega$  R<sub>sense</sub>, and an inductor of 220  $\mu$ H. It operates with a hysteresis of 20 mV at:

$$f = \frac{1}{T} = \frac{1}{T_{on} + T_{off}} = \frac{1}{I_{Hyst} \cdot \frac{L}{V_{IN} - V_{LED}} + I_{Hyst} \cdot \frac{L}{V_{LED}}} = \frac{V_{IN} \cdot V_{LED} - V_{LED}^2}{I_{Hyst} \cdot L \cdot V_{IN}} \approx 426 \text{ kHz}$$
 (3)

#### Remarks:

The calculation above does not account for delays in the switching. Due to these delays, the measured switching frequency is lower than calculated here.

To avoid that the device is operating with undesired settings, pull the PWM pin high only when a channel is completely configured.

In case the PWM functionality is not needed, it is possible to connect the PWM pin directly to pin VCC. In this case, the PWM pin control bits can be used to enable or disable the channel. To avoid operation at an undesired frequency, the hysteresis for the channel should be set before the LED current register is set.

The hysteresis and LED current level can be adapted during operation of the device to enable smooth fade-in/fade-out scenarios down to very low output currents. It does it in combination with the PWM inputs.

#### 8.5.3 Overcurrent protection

The ASL3417SHN offers an overcurrent protection feature in addition to the set trip points to protect the system. If the output voltage suddenly changes very fast, the upper and lower hysteretic thresholds may deviate from actual target values. In case the deviation is too large the built-in overcurrent protection feature prevents the system from excessive current build-up.

In case such an event is detected, the gate driver will immediately be turned off for approximately 16 ms after which the system is restarted.

## 8.5.4 Output diagnostics

The diagnostic options for the outputs are:

- measurement of the output voltages during the LED on and off state details can be found in Section 8.6
- indication that the target LED current is reached details can be found in Section 8.11
- indication that a channel is operating with low voltage headroom details can be found in Section 8.12.3.1

#### 8.6 Output voltage measurement

The ASL3417SHN measures the output voltage of all channels every tmeas\_per. On a transition from the PWM pin of a channel, the measurement results are stored in the corresponding registers. The registers V\_LEDx\_on, contain the voltage information when the PWM input of the channel is high. The registers V\_LEDx\_off, contain the voltage information when the PWM input is low. It ensures that the registers contain the latest

measured value of the individual channels with respect to the status of the PWM pin. If the PWM input of one channel stays constant for TLEDmeas\_stat, the V\_LEDx\_on voltage register and the V\_LEDx\_off voltage register of this channel are updated.

#### Table 12. LED on voltage channel 1 register, address 0x20h

| В | it | Symbol         | Description              | Value | Function                                          |
|---|----|----------------|--------------------------|-------|---------------------------------------------------|
| 7 | :0 | V_LED1_on[7:0] | LED on voltage channel 1 | 0x00h | LED on voltage = 0 V                              |
|   |    |                |                          |       | LED on voltage = 0.3548 × V_LED1_on[7:0] - 0.56 V |

#### Table 13. LED off voltage channel 1 register, address 0x21h

| Bit | Symbol          | Description               | Value | Function                                            |  |
|-----|-----------------|---------------------------|-------|-----------------------------------------------------|--|
| 7:0 | V_LED1_off[7:0] | LED off voltage channel 1 | 0x00h | LED off voltage = 0 V                               |  |
|     |                 |                           |       | LED off voltage = 0.3548 × V_LED1_off[7:0] - 0.56 V |  |

#### Table 14. LED on voltage channel 2 register, address 0x22h

| I | Bit | Symbol         | Description              | Value | Function                                          |
|---|-----|----------------|--------------------------|-------|---------------------------------------------------|
| - | 7:0 | V_LED2_on[7:0] | LED on voltage channel 2 | 0x00h | LED on voltage = 0 V                              |
|   |     |                |                          |       | LED on voltage = 0.3548 × V_LED2_on[7:0] - 0.56 V |

#### Table 15. LED off voltage channel 2 register, address 0x23h

| Bit | Symbol          | Description               | Value | Function                                           |  |
|-----|-----------------|---------------------------|-------|----------------------------------------------------|--|
| 7:0 | V_LED2_off[7:0] | LED off voltage channel 2 | 0x00h | LED off voltage = 0 V                              |  |
|     |                 |                           |       | LED on voltage = 0.3548 × V_LED2_off[7:0] - 0.56 V |  |

#### Table 16. LED on voltage channel 3 register, address 0x24h

| Bit | Symbol         | Description              | Value | Function                                          |  |
|-----|----------------|--------------------------|-------|---------------------------------------------------|--|
| 7:0 | V_LED3_on[7:0] | LED on voltage channel 3 | 0x00h | LED on voltage = 0 V                              |  |
|     |                |                          |       | LED on voltage = 0.3548 × V_LED3_on[7:0] - 0.56 V |  |

#### Table 17. LED off voltage channel 3 register, address 0x25h

| Bit | Symbol          | Description                     | Value | Function                                           |  |
|-----|-----------------|---------------------------------|-------|----------------------------------------------------|--|
| 7:0 | V_LED3_off[7:0] | LED off voltage channel 3 0x00h |       | LED off voltage = 0 V                              |  |
|     |                 |                                 |       | LED on voltage = 0.3548 × V_LED3_off[7:0] - 0.56 V |  |

## 8.7 External PWM input

The ASL3417SHN provides a dedicated PWM input for each of the three channels. It allows full control over the PWM frequency and duty cycle and allows phase shifting of the PWM cycles to balance the input current variations.

Pin PWM1 controls channel 1, pin PWM2 controls channel 2 and PWM3 controls channel 3. A high level at the pins represents that the corresponding channel is turned on and the configured current is delivered to the output.

As soon as the pin is pulled high, pin Gx of the corresponding channel starts toggling. It switches the MOSFET attached to the pin on and off and the system starts to deliver the configured output current.

## Enhanced three channel LED buck driver with limp-home

As soon as the pin is pulled low, pin Gx of the corresponding channel is no longer turned on. The MOSFET stays off and no current is delivered to the output of the corresponding channel.

#### 8.7.1 Control for PWM pins

The ASL3417SHN provides the option to disable the PWM input for each of the three channels individually. In case the PWM input of one channel is disabled, this channel stays off, independent of any other conditions.

The bits to disable the PWM inputs are located in the function control register (refer to Section 8.8 for details of the function control register).

#### 8.7.2 Diagnostics for PWM functionality

The diagnostic options for the PWM functionality comprise the toggle information for the individual PWM pins. Details of the functionality can be found in Section 8.8.

## 8.8 Function control register

To monitor the status of the SPI interface, use the function control register. It allows a reset of the fail silent mode and offers the control of the PWM inputs.

After enabling the device, the SPI\_status bit should be set. When a query returns that the bit is set, the SPI interface is operational and the device can be configured. Configuration of the device is not permitted before this bit is set.

When the device enters fail silent mode due to an error condition, bit Clr\_error can be set to bring the device back into operation mode. Once the error bits are cleared, the device clears the Clr\_error bit automatically. If the Clr\_error bit is set, when no error is present, the Clr\_error bit remains set, until an error occurs. This error is cleared automatically.

The functionality of bits PWMctrl1, PWMctrl2 and PWMctrl3, is described in Section 8.7.1.

Table 18. Function control register, address 0x00h

| Bit | Symbol                         | Description         | Value | Function                                                                |
|-----|--------------------------------|---------------------|-------|-------------------------------------------------------------------------|
| 7   | SPI_status                     | SPI status bit      | 0     | SPI is not available                                                    |
|     |                                |                     | 1     | SPI is operating                                                        |
| 6   | Clr_error                      | clear error bits    | 0     | no pending clear request                                                |
|     |                                |                     | 1     | request to clear error bits and reset fail silent mode pending          |
| 5:4 |                                | reserved            | 0     | reserved; keep clear for future use                                     |
| 3   | PWMctrl3 PWM control for pin 0 |                     | 0     | PWM3 is disabled, channel stays off                                     |
|     |                                | PWM3                | 1     | PWM3 is enabled, LED current depends on PWM state and Register settings |
| 2   | PWMctrl2                       | PWM control for pin | 0     | PWM2 is disabled, channel stays off                                     |
|     | PWM2                           |                     | 1     | PWM2 is enabled, LED current depends on PWM state and Register settings |
| 1   | PWMctrl1                       | PWM control for pin | 0     | PWM1 is disabled, channel stays off                                     |
|     |                                | PWM1                | 1     | PWM1 is enabled, LED current depends on PWM state and Register settings |
| 0   |                                | reserved            | 0     | reserved; keep clear for future use                                     |

## 8.9 Gate voltage supply

The ASL3417SHN has an integrated linear regulator to generate the supply voltage of the gate drivers. The voltage generated by the linear regulator can be set via the VGG control register.

Table 19. VGG control register, address 0x01h

| Bit | Symbol   | Description | Value | Function                         |  |
|-----|----------|-------------|-------|----------------------------------|--|
| 7:0 | VGG[7:0] | VGG control | 0x00h | not allowed                      |  |
|     |          |             |       | not allowed                      |  |
|     |          |             | 0x5Dh | maximum output voltage = 10.04 V |  |
|     |          |             |       | (255-VGG[7:0]) * 62 mV           |  |
|     |          |             | 0xA6h | minimum output voltage = 5.52 V  |  |
|     |          |             |       | not allowed                      |  |
|     |          |             | 0xFFh | not allowed                      |  |

The actual value of VGG can deviate from the target setting due to the tolerances of the VGG regulation loop (see V<sub>o(reg)acc</sub> in Table 42).

When a setting between 0x00h and 0x5Dh is used, the resulting gate driver target voltage exceeds the limiting values of the IC. The limiting values of the VGG pin can also be violated with target settings of 0xA6h to 0x5Dh due to these tolerances. A violation of the limiting values with the actual VGG voltage must be avoided. To ensure that only allowed settings are used for the gate driver target voltage, an immediate read back of the programmed value is required after setting the registers.

If a setting between 0xFFh and 0xA6h is used, the device may shut down and signal a BS\_UV error. If the device operates, parameters of VGG are not guaranteed.

#### 8.9.1 Gate voltage supply diagnostics

The diagnostic options for the gate voltage supply are:

- VGG available. Details can be found in Section 8.12
- VGG overload protection active. Details can be found in Section 8.12

#### 8.10 Junction temperature information

The ASL3417SHN provides a measurement of the IC junction temperature. The measurement information is available in the junction temperature register.

Table 20. Junction temperature register, address 0x26h

| Bit | Symbol          | Description          | Value | Function                                                |  |
|-----|-----------------|----------------------|-------|---------------------------------------------------------|--|
| 7:0 | T_junction[7:0] | junction temperature | 0xD8h | device junction temperature = −40 °C                    |  |
|     |                 |                      |       | device junction temperature = (256 - T_juction[7:0]) °C |  |
|     |                 |                      | 0xFFh | device junction temperature = −1 °C                     |  |
|     |                 |                      | 0x00h | device junction temperature = 0 °C                      |  |
|     |                 |                      | 0x01h | device junction temperature = 1 °C                      |  |
|     |                 |                      |       | device junction temperature = T_juction[7:0]* °C        |  |
|     |                 |                      | 0xAFh | device junction temperature = 175 °C                    |  |

#### Enhanced three channel LED buck driver with limp-home

The reading of the junction temperature register should be in the range as given in <u>Table 20</u>. If not, the Tj\_err bit (Bit 5 in diagnostic register 1, address 0x37h) can be used to indicate whether the temperature is below 175 °C (Tj\_err = Low) or above 175 °C (Tj\_err = High).

## 8.11 Bootstrap recharge mechanism

The gate drivers and current delivered to the gate pins of the ASL3417SHN is supplied by the bootstrap capacitors. These capacitors are attached between the LXx and the BSx pins of the device. To allow a proper drive of the external FET, the voltage across this capacitor must remain near the target level of the gate drive voltage.

During device operation, if the external FET switches periodically at relatively high frequency, the bootstrap capacitor is charged when the Lx node is low. It is the case when the external FET is off and the converter coil is delivering current to the output.

When the external FET is not switching periodically, the bootstrap capacitor is recharged regularly every t<sub>period</sub> when:

- the PWM pin is low for more than T<sub>LEDmeas\_stat</sub>
- the PWM is high and the CR0 bit is low

## 8.11.1 Bootstrap charge maintaining

There is an additional mechanism to maintain the bootstrap charge. This mechanism avoids a discharge of the bootstrap capacitors when the system is operated with long PWM off times and short PWM on times.

The ASL3417SHN compensates for the current consumption of the IC on the BS pins. As a result, the BS cap no longer discharges, but slowly settles around VBS-LX.

The compensating mechanism is enabled when the gate driver is enabled, the PWM is low, and no bootstrap undervoltage or low voltage headroom condition is detected.

## 8.12 Diagnostic information

Diagnostic registers contain useful information for diagnostic purposes. Details of each bit can be found in the following subchapters.

## 8.12.1 Diagnostic Register 1

The diagnostic register 1 contains information about the operational status of the ASL3417SHN.

Table 21. Diagnostic register 1, address 0x37h

| Bit | Symbol   | Description               | Value | Function                                              |  |
|-----|----------|---------------------------|-------|-------------------------------------------------------|--|
| 7   | VIN_stat | VIN status                | 0     | VIN below under voltage detection threshold           |  |
|     |          | 1                         |       | VIN above under voltage detection threshold           |  |
| 6   | SPI_err  | SPI error 0               |       | last SPI command was executed correctly               |  |
|     |          |                           | 1     | last SPI command was erroneous and has been discarded |  |
| 5   | Tj_err   | device temperature is too | 0     | device temperature below 175 °C                       |  |
|     | high     |                           | 1     | device temperature above 175 °C                       |  |

Table 21. Diagnostic register 1, address 0x37h

| Bit | Symbol  | Description                         | Value | Function                                                     |
|-----|---------|-------------------------------------|-------|--------------------------------------------------------------|
| 4   | VGG_err | VGG error                           | 0     | VGG overload protection not active                           |
|     |         |                                     | 1     | VGG overload protection has turned on and VGG is deactivated |
| 3   | VGG_ok  | VGG regulation ok                   | 0     | VGG is not available                                         |
|     |         |                                     | 1     | VGG is available                                             |
| 2   | I-CH3   | target current reached on channel 3 | 0     | target current was not reached during last PWM cycle         |
|     |         |                                     | 1     | target current was reached during last PWM cycle             |
| 1   | I-CH2   | target current reached on           | 0     | target current was not reached during last PWM cycle         |
|     |         | channel 2                           | 1     | target current was reached during last PWM cycle             |
| 0   | I-CH1   | target current reached on channel 1 | 0     | target current was not reached during last PWM cycle         |
|     |         |                                     | 1     | target current was reached during last PWM cycle             |

#### 8.12.1.1 Bit VIN stat

The bit VIN\_stat indicates the VIN voltage status of the device. This bit is set once the VIN voltage is higher than programmed under voltage threshold value. When VIN is less than the programmed under voltage threshold value, the bit is cleared. (see <u>Section 8.4</u> for details about the input under voltage detection functionality)

When the bit is high, the gate pins start switching. The device starts to deliver the output current as requested via the PWM inputs of the corresponding channels. The bits VGG\_ok and VGG\_err indicate the functional status of VGG.

When the bit is low, the VGG regulator and gate drivers are turned off. The gate pins stop switching, resulting in a turn-off of the output currents. The bit VGG\_ok is reset, the bit VGG err is not changed and the VLED measurement registers are no longer updated.

Table 22. Effect of VIN\_stat on device functionality

| Status of VIN                           | VIN_stat | VGG_ok       | VGG_err       | Output current | VLED measurement         |
|-----------------------------------------|----------|--------------|---------------|----------------|--------------------------|
| below under voltage detection threshold | 0        | reset        | cannot be set | disabled       | no update                |
| above under voltage detection threshold | 1        | no influence | no influence  | enabled        | updated when VGG_ok is 1 |

#### 8.12.1.2 Bit SPI err

The bit SPI\_err indicates if some error has occurred during the last SPI transfer. When this bit is set after a write access to the device, the device discards the command. When the bit is set after a read command, the microcontroller should discard the information delivered by the device. The SPI\_err bit is set in the following cases:

- SPI write is attempted to a read-only location or reserved location
- SPI read is attempted from a reserved location
- SPI command does not consist of a multiple of 16 clock counts

The SPI\_err bit is cleared on a write to the diagnostic register 1.

In case a SPI\_error has been detected, the device will return the diagnostic register 1 (default read) and diagnostic register 2 for the next SPI access.

### Enhanced three channel LED buck driver with limp-home

#### 8.12.1.3 Bit Tj\_err

When the junction temperature rises above the maximum allowable temperature (T<sub>sd(otp)</sub>), bit Tj\_err is set high. It turns off the gate driver and the gate driver voltage regulator, and clears bit VGG\_ok. If VGG\_ok was already set high, bit VGG\_err is set. The output current is no longer delivered. Only the SPI remains operational.

Bit Tj\_err must only be cleared with the Clr\_errors command when the junction temperature is below the maximum allowable temperature threshold again. Bit VGG\_err, that is set together with bit Tj\_err, is cleared together with bit Tj\_err.

#### 8.12.1.4 Bit VGG err

The bit VGG\_err is set when VGG cannot be regulated to its target value. During start-up, the device waits for 12 ms until the bit gets set, during normal operation the device waits only 1 ms. Once the bit is set, it turns off the gate driver, VGG voltage regulator and clears the bit VGG\_ok. Consequently, output current can no longer be delivered. Only the SPI remains operational.

In case the VGG\_err bit is set, the LED voltage measurement is no longer updated.

To reset the bit, the bit Clr\_errors in the function control register can be set. Alternatively, the device must be set to off mode, e.g. by EN going low, or a power-on reset.

#### 8.12.1.5 Bit VGG ok

The bit VGG\_ok is set, as soon as the VGG output is regulated to the target value. The bit is cleared on an under voltage condition at VIN, or an error on VGG.

#### 8.12.1.6 Bit I-Ch1, I-CH2 and I-CH3

The bits I-CH1, I-CH2 and I-CH3 indicate, whether the targeted output current was reached or not in the last PWM cycle. Reasons for not reaching the target current can be e.g. an open LED string or a too low input voltage.

The bits are updated for a:

- falling edge of the PWM
- write of the CR copy pulse bit

The bits are cleared for a:

- VIN undervoltage event
- low voltage headroom event on the representative channel

#### 8.12.1.7 CR copy pulse

The bits CCH1, CCH2 and CCH3 can be used to force an update of the LED current reached information. Setting a bit high, initiates an update of the I-CHx bit in the diagnostic register 1 and clears the CR0\_CHx bit. The device automatically clears the bit that was set high, after the update.

Table 23. CR copy pulse register, address 0x06h

| Bit | Symbol | Description                  | Value                       | Function                            |  |  |
|-----|--------|------------------------------|-----------------------------|-------------------------------------|--|--|
| 7:3 |        | reserved                     | 000000                      | reserved; keep clear for future use |  |  |
| 2   | ССН3   | update request for bit I-CH3 | 0 no pending update request |                                     |  |  |
|     |        |                              | 1                           | update request for bit I-CH3        |  |  |
| 1   | CCH2   | update request for bit I-CH2 | 0 no pending update request |                                     |  |  |
|     |        |                              | 1                           | update request for bit I-CH2        |  |  |
| 0   | CCH1   | update request for bit I-CH1 | 0                           | no pending update request           |  |  |
|     |        |                              | 1                           | update request for bit I-CH1        |  |  |

#### 8.12.2 Diagnostic register 2

The diagnostic register 2 contains the PWM toggle information of the ASL3417SHN.

Table 24. Diagnostic register 2, address 0x36h

| Bit | Symbol   | Description                     | Value | Function                                                   |  |  |  |
|-----|----------|---------------------------------|-------|------------------------------------------------------------|--|--|--|
| 7   |          | reserved                        | 0     | reserved; keep clear for future use                        |  |  |  |
| 6   |          | reserved                        | 1     | reserved; keep clear for future use                        |  |  |  |
| 5   |          | reserved                        | 000   | reserved; keep clear for future use                        |  |  |  |
| 4   | NVM_fail | NVM_access failed               | 0     | no NVM access failed                                       |  |  |  |
|     |          |                                 | 1     | NVM access failed                                          |  |  |  |
| 3   | NVM_ok   | NVM_access completed            | 0     | no NVM access completed                                    |  |  |  |
|     |          |                                 | 1     | NVM access completed                                       |  |  |  |
| 2   | PWM3     | toggle information for pin PWM3 | 0     | PWM3 has not toggled since last time the register was read |  |  |  |
|     |          |                                 | 1     | PWM3 has toggled since last time the register was read     |  |  |  |
| 1   | PWM2     | toggle information for pin PWM2 | 0     | PWM2 has not toggled since last time the register was read |  |  |  |
|     |          |                                 | 1     | PWM2 has toggled since last time the register was read     |  |  |  |
| 0   | PWM1     | toggle information for pin PWM1 | 0     | PWM1 has not toggled since last time the register was read |  |  |  |
|     |          |                                 | 1     | PWM1 has toggled since last time the register was read     |  |  |  |

### 8.12.2.1 Bit NVM\_fail

When the ASL3417SHN rejects the write to the particular NVM address location, bit NVM fail is set. The bit is reset on a write to diagnostic register 2.

#### 8.12.2.2 Bit NVM ok

When the ASL3417SHN accepts the write/read to/from the particular NVM address location and the write/read process is completed, the NVM ok bit is set. The bit is reset on a write to diagnostic register 2.

#### 8.12.2.3 PWM toggle information (bits PWM1, PWM2 and PWM3)

To allow the detection of errors in the control of the PWM pins, the ASL3417SHN allows some diagnostics of the PWM inputs via diagnostic register 2. This register contains the toggle information of the PWM inputs.

The bits are set when a change in the level of the pin is detected. The bits are reset on a write to diagnostic register 2.

#### 8.12.3 Diagnostic register 3

Diagnostic register 3 contains the low voltage headroom warning information and the output current state bits.

### 8.12.3.1 Low voltage headroom warning

When the ASL3417SHN operates with low voltage headroom, it could lead to very high duty cycles. Subsequent long on-times for the external FET, could result in low switching frequencies. To avoid long on-times of the external FET, the supply voltage and output voltages are continuously monitored while the channel is on and VIN\_stat is high. Once the output voltage is measured to be above V<sub>in</sub> minus V<sub>Head\_low</sub>, the gate pin is pulled low. It results in the FET being turned off. At the same moment in time, the low voltage headroom bit (LV CHx in diagnostic register 3) for the corresponding channel is set.

If the voltage difference is again above V<sub>Head low</sub>, the device starts to operate again.

Bits LV\_CH1, LV\_CH2 and LV\_CH3 remain set until a write to the diagnostic register 3 is performed. If the bits are cleared while the channels are turned off or VIN\_stat is low, the bits might be set again if the last sampled voltage indicates a low voltage headroom condition.

#### 8.12.3.2 Output current state

Diagnostic register 3 also contains bits CR0\_CH1, CR0\_CH2 and CR0\_CH3. The bits indicate the target current reached information of the individual channels for the current PWM cycle.

The bits are set as soon as the target current of the channel is reached.

The bits are cleared under the following conditions:

- a falling edge on the PWM pin
- a VIN under voltage event
- a CR0 copy pulse request via SPI
- the gate is driven high for more than 1 ms while PWM is high

#### 8.12.3.3 Register content

Table 25. Diagnostic register 3, address 0x35h

| Bit | Symbol  | Description                 | Value | Function                                 |  |  |
|-----|---------|-----------------------------|-------|------------------------------------------|--|--|
| 7:6 |         | reserved                    | 00    | reserved; keep clear for future use      |  |  |
| 5   | CR0_CH3 | current reached CH3         | 0     | output current is not reached            |  |  |
|     |         |                             | 1     | output current is reached                |  |  |
| 4   | CR0_CH2 | current reached CH2         | 0     | output current is not reached            |  |  |
|     |         |                             | 1     | output current is reached                |  |  |
| 3   | CR0_CH1 | current reached CH1         | 0     | output current is not reached            |  |  |
|     |         |                             | 1     | output current is reached                |  |  |
| 2   | LV_CH3  | low voltage headroom in CH3 | 0     | no low headroom event occurred           |  |  |
|     |         |                             | 1     | at least one low headroom event occurred |  |  |

Table 25. Diagnostic register 3, address 0x35h

| Bit | Symbol | Description                 | Value                            | Function                                 |  |  |
|-----|--------|-----------------------------|----------------------------------|------------------------------------------|--|--|
| 1   | LV_CH2 | low voltage headroom in CH2 | 0 no low headroom event occurred |                                          |  |  |
|     |        |                             | 1                                | at least one low headroom event occurred |  |  |
| 0   | LV_CH1 | low voltage headroom in CH1 | 0                                | no low headroom event occurred           |  |  |
|     |        |                             | 1                                | at least one low headroom event occurred |  |  |

## 8.12.4 Diagnostic register 4

Diagnostic register 4 contains the BS undervoltage detection bits.

#### 8.12.4.1 Bootstrap undervoltage detection

The integrated bootstrap undervoltage detection monitors the voltage between the BS and the LX pins during the off time of the LX pin. If the voltage drops below VBS\_UV, the ASL3417SHN prevents the gate from being turned-on and prevent the MOSFET being driven at a low voltage.

When this condition is detected on a channel, the channel is turned off and the appropriate error bit is set. A write command to the device clears the error bit and any bits to be cleared are set high. Once the error is cleared, the channel is enabled again.

Table 26. BS\_UV register - read access, address 0x34h

| Bit | Symbol | Description        | Value                                     | Function                           |
|-----|--------|--------------------|-------------------------------------------|------------------------------------|
| 7:3 |        | reserved           | 00000 reserved; keep clear for future use |                                    |
| 2   | BS_UV3 | low BS warning CH3 | 0 no low BS event occurred                |                                    |
|     |        |                    | 1                                         | at least one low BS event occurred |
| 1   | BS_UV2 | low BS warning CH2 | 0                                         | no low BS event occurred           |
|     |        |                    | 1                                         | at least one low BS event occurred |
| 0   | BS_UV1 | low BS warning CH1 | 0                                         | no low BS event occurred           |
|     |        |                    | 1                                         | at least one low BS event occurred |

Table 27. BS\_UV register - write access, address 0x34h

| Bit | Symbol | Description        | Value                                     | Function                           |  |
|-----|--------|--------------------|-------------------------------------------|------------------------------------|--|
| 7:3 |        | reserved           | 00000 reserved; keep clear for future use |                                    |  |
| 2   | BS_UV3 | low BS warning CH3 | 0 no action                               |                                    |  |
|     |        |                    | 1                                         | clear low BS warning for channel 3 |  |
| 1   | BS_UV2 | low BS warning CH2 | 0                                         | no action                          |  |
|     |        |                    | 1                                         | clear low BS warning for channel 2 |  |
| 0   | BS_UV1 | low BS warning CH1 | 0 no action                               |                                    |  |
|     |        |                    | 1                                         | clear low BS warning for channel 1 |  |

## 8.13 Limp-home mode

The ASL3417SHN offers a Limp-home mode and the detection of a loss of SPI communication, activates it. In Limp-home mode, the outputs are operating according to a pre-defined condition stored in a non-volatile memory (NVM). Figure 4 shows the operation state diagram of the Limp-home mode and Table 28 gives an overview of the behavior of the ASL3417SHN in the states.



Table 28. Limp-home state overview

| Mode                | Outputs                                      | Register access                                                                                             | MTP<br>access | Remark                                                                                   |
|---------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------|
| Normal operation    | as defined via registers and PWM input       | full access to SPI registers                                                                                | no            | normal operation consists of operation, undervoltage and fail silent mode (see Figure 3) |
| Limp-home operation | as defined per<br>limp-home<br>configuration | write to limp home<br>control register<br>allowed; other control<br>registers are set to the<br>NVM values. | no            | limp-home operation offers same states as normal operation mode                          |
| NVM<br>access       | as defined via registers and PWM input       | full access to SPI registers                                                                                | no            | once NVM access mode is entered, the limp-home refresh timer is stopped.                 |
| NVM Use             | outputs disabled                             | SPI registers are programmable but values have no effect                                                    | read/write    | to restart it, a power-on reset via EN is required                                       |
| NVM not in use      | outputs disabled                             | SPI registers are programmable but values have no effect                                                    | no            | the use of this state is not recommended                                                 |

The settings with which the device operates in limp-home settings can be configured in NVM Use mode. In NVM Use mode, the outputs are disabled. After configuration, the limp-home settings will be permanently stored. Once the ASL3417SHN detects a loss of the communication, the device populates these settings into the registers and operates according to them.

### Enhanced three channel LED buck driver with limp-home

In case the system recovers from the error, Limp-home mode can be left via the exit Limp-home mode sequence. With the completion of the exit sequence, the device already operates according to the applied levels on the PWM pin inputs. The configuration registers are open for write configuration again.

Limp-home and normal mode operation offer the same operational behavior. It includes the undervoltage behavior as well as the fails silent behavior. When the fail silent mode is entered, the system cannot execute an automatic recovery in either the normal operation mode or the Limp-home mode.

#### 8.13.1 Limp-home mode activation

Limp-home mode is automatically entered if no write to the Limp-home mode exit bits (register 0x33h, bits 6:4) with data 111, is executed for the time-out time. The time-out time is defined in the Limp-home mode control register.

#### 8.13.2 Limp-home mode operation

Once the system has entered Limp-home mode, the ASL3417SHN switches to the configuration as defined in the NVM memory for Limp-home mode. The ASL3417SHN modifies the control registers accordingly. During Limp-home mode operation, the SPI interface remains functional, but only the Limp-home mode control register can be written. The other registers offer only read access.

#### 8.13.3 Limp-home mode deactivation

To deactivate Limp-home mode, a dedicated Limp-home mode deactivation sequence must be written to the Limp-home mode control register.

Table 29. Limp-home mode deactivation sequence

| Deactivation step | Data to Limp_exit [2:0] |
|-------------------|-------------------------|
| step 1            | 001                     |
| step 2            | 010                     |
| step 3            | 100                     |

Once the deactivation sequence is completed, the ASL3417SHN immediately starts to react on the PWM inputs. The registers remain as set for the Limp-home mode. As the system is now back to operation mode, all registers are accessible as defined for operation mode again.

#### 8.13.4 Limp-home mode control register

The Limp-home mode control register allows control of the Limp-home mode.

Table 30. Limp-home mode control register, address 0x33h

| Bit | Symbol      | Description                 | Value                             | Function                                                               |  |
|-----|-------------|-----------------------------|-----------------------------------|------------------------------------------------------------------------|--|
| 7   | Limp_status | Limp-home mode status       | 0 device is not in limp-home mode |                                                                        |  |
|     |             |                             | 1                                 | device is in limp-home mode                                            |  |
| 6:4 | Limp_exit   | Limp-home mode exit bits[1] |                                   | bits for limp home mode deactivation sequence and SPI time-out trigger |  |

Table 30. Limp-home mode control register, address 0x33h ...continued

| Bit | Symbol       | Description                        | Value | Function                                    |
|-----|--------------|------------------------------------|-------|---------------------------------------------|
| 3:1 | Limp_timeout | time-out setting for activation of | 000   | Limp-home time-out setting 1                |
|     |              | limp-home mode[2]                  | 001   | Limp-home time-out setting 2                |
|     |              |                                    | 010   | Limp-home time-out setting 3                |
|     |              |                                    | 011   | Limp-home time-out setting 4                |
|     |              |                                    | 100   | Limp-home time-out setting 5                |
|     |              |                                    | 101   | Limp-home time-out setting 6                |
|     |              |                                    | 110   | Limp-home time-out setting 7                |
|     |              |                                    | 111   | Limp-home time-out setting 8                |
| 0   | Limp_cfg     | Limp-home mode configuration mode  | 0     | not in limp-home mode configuration mode    |
|     |              |                                    | 1     | system in limp-home mode configuration mode |

<sup>[1]</sup> When refreshing the time-out timer, the limp home mode time-out setting must be written as well

## 8.13.5 NVM Write Sequence

The limp home configuration of the ASL3417SHN can be stored in a non-volatile-memory (NVM). In NVM Use mode, data can be written to the NVM using the following sequence:

- 1. Clear the previous NVM bits by writing the Diagnostic Summary Register 2 (address 0x36h) with any data.
- 2. Write required NVM data [7:0] into SPI register 0x18h.
- 3. Write required NVM data [15:8] into SPI register 0x19h.
- 4. Finally, to start the programming process, write the NVM address into SPI register 0x17h with bit NVM\_write set high.
  - a. If access to the NVM is allowed at these address locations, the ASL3417SHN programs the NVM memory. After programming, the bit NVM ok is set.
  - b. If access to the NVM is not allowed at these address locations, the ASL3417SHN does not modify the NVM memory and set bit NVM\_fail high.
- 5. The next operation can be initiated after the NVM write is completed.

#### 8.13.6 NVM read sequence

The limp-home configuration of the ASL3417SHN can be stored in a non-volatile-memory (NVM). To read data to the NVM, use the following sequence:

- 1. Clear the previous NVM bits by writing the Diagnostic Summary Register 2 (address 0x36h) with any data.
- To start the read process, write the NVM address into SPI register 0x17h with bit NVM\_read set high.
- 3. Obtain the read completion status by reading the Diagnostic Summary Register 2 (0x36h).
- 4. NVM data [7:0] is now available via SPI register 0x28h.
- 5. NVM data [15:8] is now available via SPI register 0x29h.
- 6. The next operation can be initiated after the NVM read is completed.

<sup>[2]</sup> When changing the limp home mode time-out setting, the limp\_exit bits should be set to 111 to refresh the time-out timer

#### 8.13.7 NVM register map

The ASL3417SHN allows limp home values for all control registers that can be configured during normal operation to be set. <u>Table 31</u> links the NVM addresses to the register addresses.

Table 31. Mapping of NVM registers to control registers

| NVM address linked to SPI register 0x17h [4:0] | NVM data linked to SPI register 0x19h [15:8][1]                         | NVM data<br>linked to SPI register 0x18h [7:0][1]                         |  |  |
|------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|
| 0x10h                                          | LED current channel 2<br>(SPI register address 0x03h)<br>default: 0x00h | LED current channel 1<br>(SPI Register Address 0x02h)<br>default: 0x00h   |  |  |
| 0x11h                                          | VGG control<br>(SPI register address 0x01h),<br>default: 0x96h          | LED current channel 3<br>(SPI Register Address 0x04h)<br>default: 0x00h   |  |  |
| 0x12h                                          | NVM_Hyst, default: 0x00h<br>(see <u>Table 32</u> )                      | Under voltage threshold<br>(SPI Register Address 0x0Fh)<br>default: 0x00h |  |  |
| 0x13h                                          | -                                                                       | NVM_PWM_ctrl, default: 0x2Ah<br>(see <u>Table 32</u> )                    |  |  |

<sup>[1]</sup> Register 0x18h and 0x19h are used for write to NVM and register 0x28h and 0x29h are used for read from NVM.

The content NVM Data fields that contain more than just one register are shown in Table 32.

Table 32. Overview of multi-content NVM data fields

| NVM_<br>Address      | Name     | 7                                        | 6                                        | 5                 | 4                    | 3                  | 2                 | 1           | 0                                        |
|----------------------|----------|------------------------------------------|------------------------------------------|-------------------|----------------------|--------------------|-------------------|-------------|------------------------------------------|
| 0x12h;<br>Data[15:8] | NVM_Hyst | LED current range _CH2                   | LED current range _CH1                   |                   | ysteresis<br>nnel 3  | [2:3] Hy<br>chan   |                   | [1:0] Hyst  | eresis channel<br>1                      |
|                      |          | (SPI register<br>address 0x05h<br>bit 1) | (SPI register<br>address 0x05h<br>bit 0) | ,                 | register<br>s 0x0Dh) | (SPI re<br>address | egister<br>0x0Ch) |             | gister address<br>0x0Bh)                 |
| 0x13h;               | NVM_PWM  | -                                        | NVM_PWM3                                 | [1:0]             | NVM_PV               | VM2[1:0]           | NVM_PV            | VM1[1:0]    | LED Current                              |
| Data[7:0]            | _ctrl    |                                          | (see Table 3                             | <mark>33</mark> ) | (see Ta              | ble 33)            | (see Ta           | ble 33)     | Range _CH3                               |
|                      |          |                                          |                                          |                   |                      | <del></del>        |                   | <del></del> | (SPI Register<br>Address<br>0x05h bit 2) |

In Limp-home mode, the ASL3417SHN offers the option to override the PWM input to turn channels individually ON, OFF, or allow them to react to pin PWM. <u>Table 33</u> shows the possible configurations of the channels during Limp-home mode.

Table 33. NVM\_PWMx bits

| NVM_PWMx[1:0] | Channel reaction                           |
|---------------|--------------------------------------------|
| 00            | Channel x is turned off in limp home mode  |
| 01            | Channel x reacts to PWMx in limp home mode |
| 10            | Channel x is turned on in limp home mode   |
| 11            | Channel x reacts to PWMx in limp home mode |

#### 8.14 SPI

The ASL3417SHN uses an SPI interface to communicate with an external microcontroller. The SPI interface can be used for setting the LEDs current, reading and writing the control register.

#### 8.14.1 Introduction

The Serial Peripheral Interface (SPI) provides the communication link with the microcontroller, supporting multi-slave operations. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing the application to read back the registers without changing the register content.

The SPI uses four interface signals for synchronization and data transfer:

- CSB SPI chip select; active LOW
- SCLK SPI clock default level is LOW due to low-power concept
- SDI SPI data input
- SDO SPI data output floating when pin CSB is HIGH

Bit sampling is performed on the falling clock edge and data is shifted on the rising clock edge as illustrated in Figure 5.



The data bits of the ASL3417SHN are arranged in registers of 1 byte length. Each register is assigned to a 7-bit address. For writing into a register, 2 bytes must be sent to the LED driver. The first byte is an identifier byte that consists of the 7-bit address and one read-only bit. For writing, the read-only bit must be set to "0". The second byte is the data that shall be written into the register. So an SPI access consists of at least 16 bits.

Figure 6 together with Table 34 and Table 35 demonstrate the SPI frame format.



Table 34. SPI frame format for a transition to the device

| Bit  | Symbol | Description  | Value | Function         |
|------|--------|--------------|-------|------------------|
| 15   | b15    | R/W bits     | 0     | write access     |
|      |        |              | 1     | read access      |
| 14:8 | b14:8  | address bits |       | selected address |
| 7:0  | b7:0   | data bits    |       | transmitted data |

Table 35. SPI frame format for a transition from the device

| Bit  | Symbol | Description           | Value | Function                                                                                                     |
|------|--------|-----------------------|-------|--------------------------------------------------------------------------------------------------------------|
| 15:8 | b15:8  | diagnostic register 1 |       | content of diagnostic register 1                                                                             |
| 7:0  | b7:0   | data bits             |       | when previous command was a valid read command, content of the register that is supposed to be read          |
|      |        |                       |       | When previous command was a valid write command, new content of the register that was supposed to be written |

Note: The first SPI command after a leaving of off mode returns 0x00h.

The Master initiates the command sequence. The sequence begins with CSB pin pulled low and lasts until it is asserted high.

The ASL3417SHN also tolerates SPI accesses with a multiple of 16 bits. It allows a daisy chain configuration of the SPI.



## Enhanced three channel LED buck driver with limp-home



During the SPI data transfer, the identifier byte and the actual content of the addressed registers is returned via the SDO pin. The same happens for pure read accesses. Here the read-only bit must be set to 1. The content of the data bytes that are transmitted to the ASL3417SHN is ignored.

The ASL3417SHN monitors the number of data bits that are transmitted. If the number is not 16, or a multiple of 16, then a write access is ignored and the SPI error indication bit is set.

#### 8.14.2 Typical use case illustration (write/read)

Consider a daisy chain scheme with one master connected to 4 slaves in Daisy chain fashion. The following commands are performed during one sequence (first sequence).

- write data 0xFF to register 0x1A slave 1
- read from register 0x02 of slave 2
- write data 0xAF to register 0x2F of slave 3
- read from register 0x44 of slave 4



## 8.14.3 Diagnostics for the SPI interface

The diagnostic options for the SPI interface are Error during last SPI transfer. For details, refer to Section 8.11.

#### 8.14.4 Register map

The addressable register space amounts to 128 registers from 0x00 to 0x7F. They are separated in two groups as shown in <u>Table 36</u>. The register mapping is shown in <u>Table 37</u> and <u>Table 38</u>. The functional description of each bit can be found in the dedicated chapter.

Table 36. Grouping of the register space

| Address range | Description          | Content                              |
|---------------|----------------------|--------------------------------------|
| 0x00 0x1F     | control registers    | thresholds, LED currents             |
| 0x20 0x7F     | diagnostic registers | LED voltages, PWM toggle information |

### 8.14.4.1 Control registers

Table 37 provides an overview of the control registers and their reset state.

Table 37. Control register group overview

| Address | Name                  | Reset value | 7              | 6          | 5 | 4 | 3            | 2            | 1            | 0 |
|---------|-----------------------|-------------|----------------|------------|---|---|--------------|--------------|--------------|---|
| 0x00h   | function control      | 0x0Eh       | SPI_status     | Clr_errors | - | - | PWMctrl<br>3 | PWMctrl<br>2 | PWMctrl<br>1 | - |
| 0x01h   | VGG control           | 0x96h       | VGG[7:0]       |            |   |   |              |              |              |   |
| 0x02h   | LED current channel 1 | 0x01h       | I_LED_CH1[7:0] |            |   |   |              |              |              |   |

Table 37. Control register group overview ...continued

| Address | Name                      | Reset value | 7              | 6            | 5  | 4 | 3         | 2        | 1                | 0        |
|---------|---------------------------|-------------|----------------|--------------|----|---|-----------|----------|------------------|----------|
| 0x03h   | LED current channel 2     | 0x01h       | I_LED_CH2[7:0] |              |    |   |           |          |                  |          |
| 0x04h   | LED current channel 3     | 0x01h       | I_LED_CH3[7:0] |              |    |   |           |          |                  |          |
| 0x05h   | LED current range         | 0x07h       | -              | -            | -  | - | -         | I_CH3    | I_CH2            | I_CH1    |
| 0x06h   | CR copy pulse             | 0x00h       | -              | -            | -  | - | -         | ССН3     | CCH2             | CCH1     |
| 0x0Bh   | hysteresis channel 1      | 0x03h       | -              | -            | -  | - | -         | -        | HCH <sup>2</sup> | 1[1:0]   |
| 0x0Ch   | hysteresis channel 2      | 0x03h       | -              | -            | -  | - | -         | -        | HCH2             | 2[1:0]   |
| 0x0Dh   | hysteresis channel 3      | 0x03h       | -              | -            | -  | - | -         | -        | HCH              | 3[1:0]   |
| 0x0Fh   | undervoltage<br>threshold | 0x00h       | V_VIN_UV[7:0]  |              |    |   |           |          |                  |          |
| 0x33h   | limp-home control         | 0x0Eh       | limp_status    | limp_exit[2: | 0] |   | Limp_time | out[0:2] |                  | limp_cfg |

## 8.14.4.2 Diagnostic registers

<u>Table 38</u> provides an overview of the diagnostic registers. As the device continuously updates these registers, they do not have a default value.

Table 38. Diagnostic register group overview

| Address | Name                                          | 7          | 6               | 5      | 4           | 3           | 2      | 1      | 0      |  |
|---------|-----------------------------------------------|------------|-----------------|--------|-------------|-------------|--------|--------|--------|--|
| 0x20h   | LED on voltage channel 1                      |            |                 |        | V_LED1      | _on[7:0]    |        |        |        |  |
| 0x21h   | LED off voltage channel 1                     |            |                 |        | V_LED1      | _off[7:0]   |        |        |        |  |
| 0x22h   | LED on voltage channel 2                      |            |                 |        | V_LED2      | _on[7:0]    |        |        |        |  |
| 0x23h   | LED off voltage channel 2                     |            |                 |        | V_LED2      | _off[7:0]   |        |        |        |  |
| 0x24h   | LED on voltage channel 3                      |            | V_LED3_on[7:0]  |        |             |             |        |        |        |  |
| 0x25h   | LED off voltage channel 3                     |            | V_LED3_off[7:0] |        |             |             |        |        |        |  |
| 0x26h   | junction temperature                          |            |                 |        | T_junct     | ion[7:0]    |        |        |        |  |
| 0x34h   | diagnostic register 4                         | -          | -               | -      | -           | -           | BS_UV3 | BS_UV2 | BS_UV1 |  |
| 0x35h   | diagnostic register 3                         | -          | -               | CR0_CH | CR0_CH<br>2 | CR0_CH<br>1 | LV_CH3 | LV_CH2 | LV_CH1 |  |
| 0x36h   | diagnostic register 2                         | -          | 1               | -      | NVM_fail    | NWM_ok      | PWM3   | PWM2   | PWM1   |  |
| 0x37h   | diagnostic register 1 (default read register) | VIN_Stat   | SPI_er          | Tj_er  | VGG_er      | VGG_ok      | I-CH3  | I-CH2  | I-CH1  |  |
| 0x38h   | VIN voltage<br>measurement[1]                 | V_VIN[7:0] |                 |        |             |             |        |        |        |  |

<sup>[1]</sup> A write to the VIN voltage measurement register sets the SPI error bit high.

#### 8.14.4.3 NVM registers

<u>Table 39</u> provides an overview of the registers that control the NVM.

Table 39. NVM register group overview

| Address | Name             | 7        | 6              | 5   | 4        | 3  | 2        | 1  | 0 |
|---------|------------------|----------|----------------|-----|----------|----|----------|----|---|
| 0x17h   | NVM control      | NVM_read | NVM_write      | -   |          | N  | VM_adres | ss |   |
| 0x18h   | NVM write data 1 |          | NVM Data1[7:0] |     |          |    |          |    |   |
| 0x19h   | NVM write data 2 |          | NVM Data2[7:0] |     |          |    |          |    |   |
| 0x28h   | NVM read data 1  |          |                | NVM | Data1[7: | 0] |          |    |   |
| 0x29h   | NVM read data 2  |          |                | NVM | Data2[7: | 0] |          |    |   |

ASL3417SHN

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2017. All rights reserved.

## 9. Limiting values

#### Table 40. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                  | Parameter                                   | Conditions                                                   | Min                 | Max    | Unit |  |  |  |
|-------------------------|---------------------------------------------|--------------------------------------------------------------|---------------------|--------|------|--|--|--|
| V <sub>IN</sub>         | voltage on pin VIN                          | EN = low                                                     | -0.3                | +80    | V    |  |  |  |
|                         |                                             | EN = high                                                    | 10                  | 80     | V    |  |  |  |
| V <sub>VCC</sub>        | voltage on pin VCC                          |                                                              | -0.3                | +5.5   | V    |  |  |  |
| $V_{I(dig)}$            | digital input voltage                       | voltage on pins SDO, SDI, CSB, SCLK, EN, PWM1, PWM2 and PWM3 | -0.3                | +5.5   | V    |  |  |  |
| $V_{VGG}$               | voltage on pin VGG                          |                                                              | -0.3                | +10    | V    |  |  |  |
| $V_{LX}$                | voltage on pin LX                           | LX1, LX2 and LX3                                             | -1.0                | +80    | V    |  |  |  |
| SR <sub>f(max)</sub>    | maximum falling edge slew rate              | on pins LX1, LX2 and LX3; at maximum input voltage           | -                   | 5.0    | V/ns |  |  |  |
| V <sub>sense</sub>      | sense voltage                               | voltage on sense pins RH1, RL1, RH2, RL2, RH3 and RL3        | -1.0 <del>[1]</del> | +70[2] | V    |  |  |  |
| V <sub>RH-RL(max)</sub> | maximum voltage drop between pins RH and RL | maximum drop between the RH and RL pins of one channel       | -0.3                | +0.8   | V    |  |  |  |
| $V_{BSx}$               | voltage on bootstrap pins                   | BS1, BS2 and BS3                                             | -0.3                | +90    | V    |  |  |  |
| $V_{Gx}$                | voltage on gate pins                        | G1, G2 and G3                                                | -1.0                | +90    | V    |  |  |  |
| $\Delta V_{\sf max}$    | maximum voltage difference                  | between pins G and LX of one channel                         | -                   | 12     | V    |  |  |  |
|                         |                                             | between pins BS and LX of one channel                        | -                   | 12     | V    |  |  |  |
| T <sub>j</sub>          | junction temperature                        |                                                              | -40                 | +175   | °C   |  |  |  |
|                         |                                             | during programming of NVM                                    | 0                   | +85    | °C   |  |  |  |
| T <sub>stg</sub>        | storage temperature                         |                                                              | -55                 | +175   | °C   |  |  |  |
| N <sub>endu(W_ER)</sub> | write or erase endurance                    | number of NVM programming cycles                             | -                   | 200    |      |  |  |  |
| V <sub>ESD</sub>        | electrostatic discharge voltage             | HBM[3]                                                       |                     |        |      |  |  |  |
|                         |                                             | at any pin                                                   | -2                  | +2     | kV   |  |  |  |
|                         |                                             | at pins RLx with 100 nF at pin                               | -6                  | +6     | kV   |  |  |  |
|                         |                                             | IEC 61000-4-2[4]                                             |                     |        |      |  |  |  |
|                         |                                             | at pins RLx with 100 nF at pin                               | -6                  | +6     | kV   |  |  |  |
|                         |                                             | CDM[5]                                                       |                     |        |      |  |  |  |
|                         |                                             | at any pin                                                   | -500                | +500   | V    |  |  |  |

<sup>[1]</sup> The limitation of the slew rate is an IC constraint. When the IC is operating in an application circuit, the external circuitry influences the slew rate capability. An example guideline for some specific MOSFET parameters to be considered when selecting the appropriate resistor values, can be found in the table below. Nonetheless, each application should be validated to determine the final solution when considering EMC performance and correct gate driver operation.

- [2] 76 V for  $t \le 10$  seconds guaranteed by design.
- [3] Human Body Model (HBM): according to AEC-Q100-002 (100 pF, 1.5 k $\Omega$ ).
- [4] IEC 61000-4-2 (150 pF, 330  $\Omega$ ).
- [5] Charged Device Model (CDM): according to AEC-Q100-011 (field Induced charge; 4 pF).

## 9.1 External circuitry

Table 41. Guideline for external circuitry

| Symbol            | Component                       | MOSFET co | onfiguration t | ypical values | Unit |
|-------------------|---------------------------------|-----------|----------------|---------------|------|
|                   |                                 | Config. 1 | Config. 2      | Config. 3     |      |
| $R_G$             | [1]                             | 1.0       | 4.7            | 1.7           | Ω    |
| $Q_{GS}$          | [1]                             | 0.6       | 1.2            | 0.8           | nC   |
| $Q_{GD}$          | [1]                             | 0.9       | 1.8            | 1.2           | nC   |
| R <sub>DSon</sub> | [1]                             | 175       | 80             | 72            | mΩ   |
| R <sub>gate</sub> | gate resistor                   | 33        | 15             | 33            | Ω    |
| RLx               | sense resistor low side channel | 10        | 10             | 10            | Ω    |
| C5                |                                 | 1         | 1              | 1             | μF   |

#### [1] MOSFET M5



## 10. Thermal characteristics

## 10.1 Thermal model of the ASL3417SHN

The ASL3417SHN has several power sources on the die, but for thermal modeling they can be simplified to one generic power source.



The power can be calculated using Equation 4 and Equation 5:

$$I_{\text{gates}} = \text{fsw1} \times \text{Qg1} + \text{fsw2} \times \text{Qg2} + \text{fsw3} \times \text{Qg3}$$
 (4)

$$P_d = V_{\text{Vin}} \times (3.5 \text{ mA} + 1.3 \text{ mA} \times \text{\#channels\_active} + I_{\text{gates}}) + V_{\text{VCC}} \times 10 \text{ mA}$$
 (5)

Note, the  $T_{sense}$  is the location of the IC internal temperature measurement. The location of the sensor, makes it possible that the junction temperature has already exceeded 175 °C, even though the temperature measurement returns a value lower than 175 °C.

## 11. Static characteristics

#### Table 42. Static characteristics

Min and Max values are specified for the following conditions:  $V_{VIN} = 10 \text{ V}$  to 80 V,  $V_{EN} = 4.5 \text{ V}$  to 5.5 V,  $V_{VCC} = 4.5 \text{ V}$  to 5.5 V and  $T_j = -40 \,^{\circ}\text{C}$  to +175  $^{\circ}\text{C}$ . All voltages are defined with respect to ground, positive currents flow into the IC. Typical values are given at  $V_{VIN} = 40 \,^{\circ}\text{C}$ .  $V_{EN} = 5 \,^{\circ}\text{C}$  v,  $V_{VCC} = 5 \,^{\circ}\text{C}$  unless otherwise specified.

| Symbol                    | Parameter                                   | Conditions                                                                                                                                           | Min                                        | Тур | Max                                        | Unit |
|---------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|--------------------------------------------|------|
| I <sub>DD</sub>           | supply current                              | on pin VIN; operating no load on gate and VGG not set                                                                                                | -                                          | 3.5 | 10                                         | mA   |
|                           |                                             | current on pin EN when EN = high                                                                                                                     | -                                          | -   | 150                                        | μΑ   |
| I <sub>off</sub>          | off-state current                           | EN = low; V <sub>IN</sub> < 12 V                                                                                                                     | -                                          | -   | 5                                          | μΑ   |
| Supply pin \              | /CC                                         |                                                                                                                                                      |                                            |     |                                            |      |
| I <sub>VCC</sub>          | supply current on pin VCC                   | EN = high; CSB = low                                                                                                                                 | -                                          | 10  | 15                                         | mA   |
| V <sub>UVLO(VCC)</sub>    | undervoltage lockout on pin VCC             | [2]                                                                                                                                                  | 3.7                                        | -   | 4.4                                        | V    |
| Enable pin E              | EN .                                        |                                                                                                                                                      |                                            |     |                                            |      |
| V <sub>UVLO(EN)</sub>     | undervoltage lockout on pin EN              | [2]                                                                                                                                                  | 3.7                                        | -   | 4.4                                        | V    |
| LED output                | characteristics                             |                                                                                                                                                      | 1                                          |     |                                            |      |
| V <sub>O(LED)</sub>       | LED output voltage                          | LED1; $V_{IN} \ge V_{O(LED)} + V_{hr(low)}$                                                                                                          | 2.5                                        | -   | 70                                         | V    |
|                           |                                             | LED2; $V_{IN} \ge V_{O(LED)} + V_{hr(low)}$                                                                                                          | 2.5                                        | -   | 70                                         | V    |
|                           |                                             | LED3; $V_{IN} \ge V_{O(LED)} + V_{hr(low)}$                                                                                                          | 2.5                                        | -   | 70                                         | V    |
| V <sub>O(min)</sub>       | minimum output voltage                      | average values                                                                                                                                       | 1                                          |     | 1                                          |      |
|                           |                                             | setting 0                                                                                                                                            | 5                                          | -   | 11                                         | mV   |
|                           |                                             | setting 1                                                                                                                                            | 13                                         | -   | 21                                         | mV   |
|                           |                                             | setting 2                                                                                                                                            | 22                                         | -   | 31                                         | mV   |
|                           |                                             | setting 3                                                                                                                                            | 32                                         | -   | 42                                         | mV   |
| I <sub>O(LED)</sub>       | LED output current                          | nominal average;<br>$V_{O(LED)} = 2.5 \text{ V to } 70 \text{ V};$<br>$V_{IN} \ge V_{O(LED)} + V_{off(hr)low};$<br>$R_{sense} = 200 \text{ m}\Omega$ | I <sub>LED(hys)</sub>                      | -   | 1500                                       | mA   |
| V <sub>sense(AV)acc</sub> | average sense voltage accuracy              | $I\_CHx = 1; V_{sense(AV)} \ge 24 \text{ mV}$ [3]                                                                                                    | -4                                         | -   | +4                                         | %    |
|                           |                                             | $I_CHx = 0; V_{sense(AV)} \ge 120 \text{ mV}$ [3]                                                                                                    | -4                                         | -   | +4                                         | %    |
| V <sub>O(acc)</sub>       | output voltage accuracy                     | related to currently applied value                                                                                                                   | -0.02 ×<br>V <sub>LEDx</sub> -<br>1.0644 V | -   | +0.02 ×<br>V <sub>LEDx</sub> +<br>1.0644 V | %    |
|                           |                                             |                                                                                                                                                      | -0.02 ×<br>V <sub>VIN</sub> -<br>1.0644 V  | -   | +0.02 ×<br>V <sub>VIN</sub> +<br>1.0644 V  | %    |
| $V_{\text{off(hr)low}}$   | low headroom turn-off voltage               | $V_{IN} - V_{O(LED)}$                                                                                                                                | 5                                          | -   | 7                                          | V    |
| V <sub>ocp</sub>          | overcurrent protection voltage              |                                                                                                                                                      | -                                          | 400 | -                                          | mV   |
| VGG output                | characteristics ( $C_{VGG}$ = 1 $\mu$ F, ES | R ≤ <b>0.1</b> Ω)                                                                                                                                    |                                            |     |                                            |      |
| V <sub>O(reg)</sub>       | regulator output voltage                    |                                                                                                                                                      | 4.5                                        | -   | 10.04                                      | V    |
| V <sub>O(reg)acc</sub>    | regulator output voltage accuracy           |                                                                                                                                                      | -5                                         | -   | +5                                         | %    |
| V <sub>do(reg)</sub>      | regulator dropout voltage                   | $I_{reg} \le 50$ mA; regulator in saturation                                                                                                         | -                                          | 0.5 | 1.0                                        | V    |
|                           |                                             | I <sub>reg</sub> ≤ 160 mA; regulator in saturation                                                                                                   | -                                          | 1.6 | 3.2                                        | V    |

## Enhanced three channel LED buck driver with limp-home

#### Table 42. Static characteristics ... continued

Min and Max values are specified for the following conditions:  $V_{VIN} = 10 \text{ V}$  to 80 V,  $V_{EN} = 4.5 \text{ V}$  to 5.5 V,  $V_{VCC} = 4.5 \text{ V}$  to 5.5 V and  $T_j = -40 \text{ °C}$  to +175 °C. [1] All voltages are defined with respect to ground, positive currents flow into the IC. Typical values are given at  $V_{VIN} = 40 \text{ V}$ .  $V_{EN} = 5 \text{ V}$ ,  $V_{VCC} = 5 \text{ V}$  and  $T_j = 25 \text{ °C}$  unless otherwise specified.

| Symbol                   | Parameter                                       | Conditions                                                  | Min                       | Тур           | Max                       | Unit |
|--------------------------|-------------------------------------------------|-------------------------------------------------------------|---------------------------|---------------|---------------------------|------|
| Bootstrap o              | characteristics; pins BS1, BS2 ar               | d BS3 (capacitance between BS and L)                        | k pins = 1                | I μ <b>F)</b> |                           |      |
| V <sub>d(bs)</sub>       | bootstrap diode voltage                         | $I_{bs} \le 100 \text{ mA}$                                 | -                         | -             | 1.5                       | V    |
| I <sub>bs</sub>          | bootstrap current                               | current consumption of gate driver; output is turned on     | -                         | 300           | -                         | μΑ   |
| $V_{th(bs)OV}$           | bootstrap overvoltage detection threshold       |                                                             | 5.5                       | -             | 8                         | V    |
| $V_{th(bs)UV}$           | bootstrap undervoltage detection threshold      |                                                             | 3.5                       | 4.5           | 5.3                       | V    |
| PWM input                | s; pins PWM1, PWM2 and PWM3                     |                                                             | 1                         |               | -                         |      |
| V <sub>th(sw)</sub>      | switching threshold voltage                     |                                                             | 0.7                       | -             | 3.5                       | V    |
| R <sub>pd(int)</sub>     | internal pull-down resistance                   |                                                             | 50                        | -             | 130                       | kΩ   |
| Serial perip             | heral interface inputs; pins SDI,               | SCLK and CSB                                                |                           |               |                           |      |
| V <sub>th(sw)</sub>      | switching threshold voltage                     |                                                             | 0.7                       | -             | 3.5                       | V    |
| V <sub>th(sw)hys</sub>   | switching threshold voltage hysteresis          |                                                             | 0.1                       | -             | 1.1                       | V    |
| I <sub>IL</sub>          | LOW-level input current                         |                                                             | -10                       | -             | +10                       | μΑ   |
| I <sub>IH</sub>          | HIGH-level input current                        |                                                             | 15                        | 40            | 110                       | μΑ   |
| R <sub>pd(int)SCLK</sub> | internal pull-down resistance on pin SCLK       |                                                             | 50                        | -             | 130                       | kΩ   |
| $R_{pd(int)CSB}$         | internal pull-down resistance on pin CSB        |                                                             | 50                        | -             | 130                       | kΩ   |
| $R_{pd(int)SDI}$         | internal pull-down resistance on pin SDI        |                                                             | 50                        | -             | 130                       | kΩ   |
| Serial perip             | pheral interface data output; pin \$            | BDO                                                         | 1                         |               | -                         |      |
| V <sub>OH</sub>          | HIGH-level output voltage                       | I <sub>OH</sub> = -4 mA                                     | 0.9 ×<br>V <sub>VCC</sub> | -             | -                         | V    |
| V <sub>OL</sub>          | LOW-level output voltage                        | I <sub>OL</sub> = 4 mA                                      | -                         | -             | 0.1 ×<br>V <sub>VCC</sub> | V    |
| I <sub>OH</sub>          | HIGH-level output current                       |                                                             | -30.0                     | -             | -1.6                      | mA   |
| I <sub>OL</sub>          | LOW-level output current                        |                                                             | 1.6                       | -             | 30.0                      | mA   |
| $I_{LOZ}$                | OFF-state output leakage current                | $V_{CSB} = V_{VCC}$ ; $V_O = 0 V \text{ to } V_{VCC}$       | -5                        | -             | +5                        | μА   |
| Temperatur               | e protection                                    |                                                             |                           | '             | •                         |      |
| T <sub>sd(otp)</sub>     | overtemperature protection shutdown temperature |                                                             | 165                       | 175           | 185                       | °C   |
| $\Delta T_j$             | junction temperature deviation                  | $T_j = 130$ °C; measurement provided [4] via register 0x26h | -5                        | -             | +5                        | °C   |

<sup>[1]</sup> All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

<sup>[2]</sup> Undervoltage lockout pulls the gate pins low but the other functions of the IC remain operational.

<sup>[3]</sup> Excluding influence of load and line regulation due to total delay of gate driver and comparators of hysteretic converter.

<sup>[4]</sup> Guaranteed by wafer testing at 125 °C.

## 12. Dynamic characteristics

#### Table 43. Dynamic characteristics

Min and Max values are specified for the following conditions:  $V_{VIN} = 10 \text{ V}$  to 80 V,  $V_{EN} = 4.5 \text{ V}$  to 5.5 V,  $V_{VCC} = 4.5 \text{ V}$  to 5.5 V and  $T_j = -40 \,^{\circ}\text{C}$  to +175 °C. All voltages are defined with respect to ground, positive currents flow into the IC. Typical values are given at  $V_{VIN} = 40 \,^{\circ}\text{C}$ . V<sub>EN</sub> = 5 V and  $V_{VCC} = 5 \,^{\circ}\text{V}$ , unless otherwise specified.

| Symbol                      | Parameter                           | Conditions                                                             | Min | Тур | Max  | Unit |
|-----------------------------|-------------------------------------|------------------------------------------------------------------------|-----|-----|------|------|
| f <sub>PWM</sub>            | PWM frequency                       |                                                                        | 100 | -   | 1000 | Hz   |
| $\Delta_{PWM}$              | PWM duty cycle                      |                                                                        | 0   | -   | 100  | %    |
| t <sub>d(on)PWM</sub>       | PWM turn-on delay time              | 90 % of LED current                                                    | -   | -   | 100  | μS   |
| t <sub>d(off)PWM</sub>      | PWM turn-off delay time             | 10 % of LED current                                                    | -   | -   | 100  | μS   |
| t <sub>d(i)PWM</sub>        | PWM input delay time                | including start-up time of the boost                                   | -   | 20  | -    | ms   |
| $f_{DCDC}$                  | DC-to-DC frequency                  |                                                                        | 100 | -   | 2000 | kHz  |
| t <sub>on(max)drv(G)</sub>  | maximum on time of one gate driver  |                                                                        | -   | 1   | -    | ms   |
| t <sub>d(drv)G</sub>        | gate driver delay time              | total delay of gate driver and comparators [1] of hysteretic converter | 25  | -   | 75   | ns   |
|                             |                                     | total delay of gate driver and comparators [2] of hysteretic converter | 10  | -   | 75   | ns   |
| t <sub>blank</sub>          | blanking time                       | of sense amplifier after switching                                     | 70  | -   | 130  | ns   |
| t <sub>off(drv)G(min)</sub> | minimum off time of one gate driver |                                                                        | -   | 125 | -    | ns   |
| Serial peripl               | heral interface timing; pins CS     | B, SCLK, SDI and SDO                                                   |     |     |      |      |
| t <sub>cy(clk)</sub>        | clock cycle time                    |                                                                        | 285 | -   | -    | ns   |
| t <sub>SPILEAD</sub>        | SPI enable lead time                |                                                                        | 140 | -   | -    | ns   |
| t <sub>SPILAG</sub>         | SPI enable lag time                 |                                                                        | 140 | -   | -    | ns   |
| t <sub>clk(H)</sub>         | clock HIGH time                     |                                                                        | 140 | -   | -    | ns   |
| t <sub>clk(L)</sub>         | clock LOW time                      |                                                                        | 140 | -   | -    | ns   |
| t <sub>su(D)</sub>          | data input setup time               |                                                                        | 50  | -   | -    | ns   |
| t <sub>h(D)</sub>           | data input hold time                |                                                                        | 50  | -   | -    | ns   |
| t <sub>v(Q)</sub>           | data output valid time              | pin SDO; CL = 50 pF                                                    | -   | -   | 130  | ns   |
| t <sub>WH(S)</sub>          | chip select pulse width HIGH        |                                                                        | 285 | -   | -    | ns   |
| t <sub>d(SPI)</sub>         | SPI delay time                      | after leaving OFF mode;<br>EN = 0 V -> 5 V                             | -   | -   | 100  | μS   |
| t <sub>rst(reg)</sub>       | register reset time                 | time to reset all registers to default value;<br>EN = 0 V -> 5 V       | -   | -   | 400  | μS   |
| Gate driver                 | characteristics for pins G1, G2     | and G3                                                                 |     |     |      |      |
| t <sub>ch(G)</sub>          | gate charge time                    | 20 % to 80 %;<br>V <sub>bsx</sub> - LXx = 10 V;<br>CG = 1000 pF        | -   | -   | 50   | ns   |
| t <sub>dch(G)</sub>         | gate discharge time                 | 20 % to 80 %;<br>V <sub>bsx</sub> - LXx = 10 V;<br>CG = 1000 pF        | -   | -   | 25   | ns   |
| t <sub>p</sub>              | pulse duration                      | applies to BS pins                                                     | 1   |     | 1    | 1    |
|                             |                                     | recharge pulse time                                                    | -   | 80  | -    | μS   |
|                             |                                     | period for recharge pulses                                             | -   | 360 | -    | μS   |

## Enhanced three channel LED buck driver with limp-home

#### Table 43. Dynamic characteristics ... continued

Min and Max values are specified for the following conditions:  $V_{VIN} = 10 \text{ V}$  to 80 V,  $V_{EN} = 4.5 \text{ V}$  to 5.5 V,  $V_{VCC} = 4.5 \text{ V}$  to 5.5 V and  $T_j = -40 \,^{\circ}\text{C}$  to +175 °C. All voltages are defined with respect to ground, positive currents flow into the IC. Typical values are given at  $V_{VIN} = 40 \,^{\circ}\text{C}$ . V<sub>EN</sub> = 5 V and  $V_{VCC} = 5 \,^{\circ}\text{V}$ , unless otherwise specified.

| Symbol                                           | Parameter            | Conditions                                                               | Min  | Тур  | Max  | Unit |  |  |
|--------------------------------------------------|----------------------|--------------------------------------------------------------------------|------|------|------|------|--|--|
| Voltage me                                       | easurements          |                                                                          |      |      |      |      |  |  |
| t <sub>meas</sub> (LED)  VGG characterr(startup) | measurement time     | period for voltage measurements at VIN                                   | -    | 15   | -    | μS   |  |  |
|                                                  |                      | period for voltage measurements at outputs                               | -    | 80   | -    | μS   |  |  |
|                                                  |                      | period for sampling low headroom detection at outputs                    | -    | 8    | -    | μS   |  |  |
| t <sub>meas(LED)</sub>                           | LED measurement time | period for the LED voltage measurement update when the PWM pin is static | -    | 16   | -    | ms   |  |  |
| VGG chara                                        | acteristics          |                                                                          |      |      | 1    |      |  |  |
| t <sub>err(startup)</sub>                        | start-up error time  | time to detect an error on VGG at start-up                               |      | 20.2 | -    | ms   |  |  |
| t <sub>err(oper)</sub>                           | operation error time | time to detect an error on VGG during operation                          | -    | 200  | -    | μS   |  |  |
| Limp-home                                        | e mode timing        |                                                                          |      |      | '    |      |  |  |
| t <sub>to(limp)</sub>                            | limp time-out time   | Limp-home mode time-out time                                             |      |      |      |      |  |  |
|                                                  |                      | setting 1                                                                | 4.72 | 5.02 | 5.3  | ms   |  |  |
|                                                  |                      | setting 2                                                                | 9.53 | 10   | 10.6 | ms   |  |  |
|                                                  |                      | setting 3                                                                | 19.1 | 20.2 | 21.2 | ms   |  |  |
|                                                  |                      | setting 4                                                                | 38.3 | 40.4 | 42.5 | ms   |  |  |
|                                                  |                      | setting 5                                                                | 76.7 | 80.9 | 84.9 | ms   |  |  |
|                                                  |                      | setting 6                                                                | 153  | 162  | 170  | ms   |  |  |
|                                                  |                      | setting 7                                                                | 307  | 324  | 340  | ms   |  |  |
|                                                  |                      | setting 8                                                                | 614  | 647  | 680  | ms   |  |  |

<sup>[1]</sup> Lower hysteresis trip point until external FET is turned on.

<sup>[2]</sup> Higher hysteresis trip point until external FET is turned off.



36 of 43

## 13. Application information

<u>Figure 13</u> provides an example for the ASL3417SHN in a typical external front lighting application driving 3 independent LED strings.



## 14. Test information

## 14.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard Q100 - Failure mechanism-based stress test qualification for integrated circuits. It is suitable for use in automotive applications.

## 15. Package outline



Fig 14. Package outline HVQFN32

## 16. Revision history

## Table 44. Revision history

| Document ID    | Release date                                                              | Data sheet status                                                                 | Change notice | Supersedes     |  |  |
|----------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------|----------------|--|--|
| ASL3417SHN v.3 | 20171026                                                                  | Product data sheet                                                                | -             | ASL3417SHN v.2 |  |  |
| Modifications: | • Section 8.13.6                                                          | • Section 8.13.6: the SPI register address changed in list item 4 and list item 5 |               |                |  |  |
|                | • <u>Section 8.9</u> : c                                                  | • Section 8.9: clarified exceeding of limiting values                             |               |                |  |  |
| ASL3417SHN v.2 | 20170222                                                                  | Product data sheet                                                                | -             | ASL3417SHN v.1 |  |  |
| Modifications: | Formula for voltage conversion updated                                    |                                                                                   |               |                |  |  |
|                | • <u>Figure 11</u> : updated                                              |                                                                                   |               |                |  |  |
|                | Equation 4 and Equation 5: updated                                        |                                                                                   |               |                |  |  |
|                | <u>Table 42</u> : maximum value for low headroom turn-off voltage changed |                                                                                   |               |                |  |  |
| ASL3417SHN v.1 | 20160603                                                                  | Product data sheet                                                                | -             | -              |  |  |

ASL3417SHN **NXP Semiconductors** 

### Enhanced three channel LED buck driver with limp-home

## 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2] Product status[3] |               | Definition                                                                            |
|-----------------------------------------|---------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet            | Development   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet          | Qualification | This document contains data from the preliminary specification.                       |
| Product [short] data sheet              | Production    | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- The term 'short data sheet' is explained in section "Definitions"
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications — This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

 $\textbf{Terms and conditions of commercial sale} \ -\ \mathsf{NXP}\ \mathsf{Semiconductors}$ products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

### Enhanced three channel LED buck driver with limp-home

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 18. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## Enhanced three channel LED buck driver with limp-home

## 19. Tables

| Toble 1   | Ordering information                             | Toble 22  | Effect of VINL stat on device functionality    | 4 5 |
|-----------|--------------------------------------------------|-----------|------------------------------------------------|-----|
| Table 1.  | Ordering information                             |           | Effect of VIN_stat on device functionality     |     |
| Table 2.  | Pin description 1                                |           | CR copy pulse register, address 0x06h          |     |
| Table 3.  | VIN voltage measurement register,                |           | Diagnostic register 2, address 0x36h           |     |
|           | address 0x38h[1]7                                |           | Diagnostic register 3, address 0x35h           | 18  |
| Table 4.  | Undervoltage threshold register,                 | Table 26. | BS_UV register - read access,                  |     |
|           | address 0x0Fh7                                   |           | address 0x34h                                  | 19  |
| Table 5.  | LED current range register, address 0x05h 8      | Table 27. | BS_UV register - write access,                 |     |
| Table 6.  | LED current channel 1 register, address 0x02h .8 |           | address 0x34h                                  |     |
| Table 7.  | LED current channel 2 register, address 0x03h .8 | Table 28. | Limp-home state overview                       | 20  |
| Table 8.  | LED current channel 3 register, address 0x04h .8 | Table 29. | Limp-home mode deactivation sequence           | 21  |
| Table 9.  | Hysteresis channel 1 register, address 0x0Bh 9   | Table 30. | Limp-home mode control register,               |     |
| Table 10. | Hysteresis channel 2 register, address 0x0Ch .9  |           | address 0x33h                                  | 21  |
| Table 11. | Hysteresis channel 3 register, address 0x0Dh 9   | Table 31. | Mapping of NVM registers to control registers. | 23  |
| Table 12. | LED on voltage channel 1 register,               | Table 32. | Overview of multi-content NVM data fields      | 23  |
|           | address 0x20h                                    | Table 33. | NVM_PWMx bits                                  | 23  |
| Table 13. | LED off voltage channel 1 register,              | Table 34. | SPI frame format for a transition to           |     |
|           | address 0x21h                                    |           | the device                                     | 25  |
| Table 14. | LED on voltage channel 2 register,               | Table 35. | SPI frame format for a transition from         |     |
|           | address 0x22h                                    |           | the device                                     | 25  |
| Table 15. | LED off voltage channel 2 register,              | Table 36. | Grouping of the register space                 | 27  |
|           | address 0x23h                                    |           | Control register group overview                |     |
| Table 16. | LED on voltage channel 3 register,               |           | Diagnostic register group overview             |     |
|           | address 0x24h                                    |           | NVM register group overview                    |     |
| Table 17. | LED off voltage channel 3 register,              |           | Limiting values                                |     |
|           | address 0x25h                                    |           | Guideline for external circuitry               |     |
| Table 18. | Function control register, address 0x00h 12      |           | Static characteristics                         |     |
|           | VGG control register, address 0x01h 13           |           | Dynamic characteristics                        |     |
|           | Junction temperature register, address 0x26h .13 |           | Revision history                               |     |
|           | Diagnostic register 1, address 0x37h14           |           | •                                              |     |

# 20. Figures

| Fig 1.  | Block diagram                                   | 3   |
|---------|-------------------------------------------------|-----|
| Fig 2.  | Pin configuration                               |     |
| Fig 3.  | State diagram                                   |     |
| Fig 4.  | Limp-home state diagram                         |     |
| Fig 5.  | SPI timing protocol                             |     |
| Fig 6.  | SPI frame format                                |     |
| Fig 7.  | Daisy chain configuration                       | .25 |
| Fig 8.  | Physical parallel slave connection              | .26 |
| Fig 9.  | SPI frame format                                | .27 |
| Fig 10. | External components                             | .30 |
| Fig 11. | Thermal model of the ASL3417SHN                 | .31 |
| Fig 12. | SPI timing diagram                              | .36 |
| Fig 13. | Application example in a typical external front |     |
|         | lighting                                        | .37 |
| Fig 14. | Package outline HVQFN32                         | .38 |
|         |                                                 |     |

## 21. Contents

| 1              | Introduction                        | . 1 | 8.12.3           | Diagnostic register 3                      | 17 |
|----------------|-------------------------------------|-----|------------------|--------------------------------------------|----|
| 2              | General description                 | . 1 | 8.12.3.1         | Low voltage headroom warning               | 17 |
| 3              | Features and benefits               |     | 8.12.3.2         | Output current state                       | 18 |
| 4              | Applications                        |     | 8.12.3.3         | 3                                          |    |
| _              |                                     |     | 8.12.4           | Diagnostic register 4                      | 18 |
| 5              | Ordering information                |     | 8.12.4.1         |                                            |    |
| 6              | Block diagram                       | . 3 | 8.13             | Limp-home mode                             |    |
| 7              | Pinning information                 | . 4 | 8.13.1           | Limp-home mode activation                  |    |
| 7.1            | Pinning                             | . 4 | 8.13.2           | Limp-home mode operation                   |    |
| 7.2            | Pin description                     | . 4 | 8.13.3           | Limp-home mode deactivation                |    |
| 8              | Functional description              | . 6 | 8.13.4           | Limp-home mode control register            |    |
| 8.1            | Operating modes                     |     | 8.13.5           | NVM Write Sequence                         |    |
| 8.1.1          | Off mode                            |     | 8.13.6           | NVM read sequence                          |    |
| 8.1.2          | Operation mode                      |     | 8.13.7           | NVM register map                           |    |
| 8.1.3          | Under voltage mode                  |     | 8.14             | SPI                                        |    |
| 8.1.4          | Fail silent mode                    |     | 8.14.1           | Introduction                               |    |
| 8.2            | Buck converter                      | . 7 | 8.14.2           | Typical use case illustration (write/read) |    |
| 8.3            | Input voltage measurement           | . 7 | 8.14.3<br>8.14.4 | Diagnostics for the SPI interface          |    |
| 8.4            | Input under voltage detection       | . 7 | 8.14.4.1         | Register map                               |    |
| 8.5            | Output current programmability      | . 7 | 8.14.4.1         |                                            |    |
| 8.5.1          | Output target current programming   | . 7 | 8.14.4.3         | 99                                         |    |
| 8.5.2          | Hysteresis programming via SPI      | . 9 |                  | 3                                          |    |
| 8.5.3          | Overcurrent protection              |     |                  | Limiting values                            |    |
| 8.5.4          | Output diagnostics                  |     | 9.1              | External circuitry                         |    |
| 8.6            | Output voltage measurement          |     | 10               | Thermal characteristics                    |    |
| 8.7            | External PWM input                  |     | 10.1             | Thermal model of the ASL3417SHN            | 31 |
| 8.7.1          | Control for PWM pins                |     | 11               | Static characteristics                     | 32 |
| 8.7.2          | Diagnostics for PWM functionality   |     | 12               | Dynamic characteristics                    | 34 |
| 8.8            | Function control register           |     | 13               | Application information                    |    |
| 8.9            | Gate voltage supply                 |     | 14               | Test information                           |    |
| 8.9.1          | Gate voltage supply diagnostics     |     |                  |                                            |    |
| 8.10           | Junction temperature information    |     | 14.1             | Quality information                        |    |
| 8.11           | Bootstrap recharge mechanism        |     | 15               | Package outline                            |    |
| 8.11.1         | Bootstrap charge maintaining        |     | 16               | Revision history                           | 39 |
| 8.12<br>8.12.1 | Diagnostic Information              |     | 17               | Legal information                          | 40 |
| 8.12.1.1       | Diagnostic Register 1               |     | 17.1             | Data sheet status                          | 40 |
| 8.12.1.2       | _ · · · · · · · · · · · · · · · · · |     | 17.2             | Definitions                                | 40 |
| 8.12.1.3       | · · · · = ·                         |     | 17.3             | Disclaimers                                |    |
| 8.12.1.4       | <b>;</b>                            |     | 17.4             | Trademarks                                 | 41 |
| 8.12.1.5       |                                     | 16  | 18               | Contact information                        | 41 |
| 8.12.1.6       |                                     | 16  | 19               | Tables                                     | 42 |
| 8.12.1.7       |                                     |     |                  | Figures                                    |    |
| 8.12.2         | Diagnostic register 2               |     |                  | Contents                                   |    |
| 8.12.2.1       |                                     |     | <b>4</b> I       | Contents                                   | 43 |
| 8.12.2.2       |                                     |     |                  |                                            |    |
| 8.12.2.3       |                                     |     |                  |                                            |    |
|                | and PWM3)                           | 17  |                  |                                            |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.