## life.augmented

## STM32WB50CG

# Multiprotocol wireless 32-bit MCU Arm<sup>®</sup>-based Cortex<sup>®</sup>-M4 with FPU, Bluetooth<sup>®</sup> 5 or 802.15.4 radio solution

Datasheet - production data

## **Features**

- Includes ST state-of-the-art patented technology
- Radio
  - 2.4 GHz
  - RF transceiver supporting Bluetooth<sup>®</sup> 5 specification or IEEE 802.15.4-2011 PHY and MAC, supporting Thread and ZigBee<sup>®</sup> 3.0
  - RX Sensitivity: -96 dBm (Bluetooth<sup>®</sup> Low Energy at 1 Mbps), -100 dBm (802.15.4)
  - Programmable output power up to +4 dBm with 1 dB steps
  - Integrated balun to reduce BOM
  - Support for 1 Mbps
  - Dedicated Arm<sup>®</sup> 32-bit Cortex<sup>®</sup> M0 + CPU for real-time Radio layer
  - Accurate RSSI to enable power control
  - Suitable for systems requiring compliance with radio frequency regulations ETSI EN 300 328, EN 300 440, FCC CFR47 Part 15 and ARIB STD-T66
  - Support for external PA
  - Available integrated passive device (IPD) companion chip for optimized matching solution MLPF-WB55-01E3
- Ultra-low-power platform
  - 2 V to 3.6 V power supply
  - 10 °C to +85 °C temperature range
  - 14 nA shutdown mode
  - 700 nA Standby mode + RTC + 32 KB RAM
  - 2.25 μA Stop mode + RTC + 128 KB RAM
  - Radio: Rx 7.9 mA / Tx at 0 dBm 12 mA
- Core: Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 CPU with FPU, adaptive real-time accelerator (ART Accelerator<sup>™</sup>) allowing 0-wait-state execution from Flash memory, frequency up to 64 MHz, MPU, 80 DMIPS and DSP instructions



- Performance benchmark
  - 1.25 DMIPS/MHZ(Drystone 2.1)
  - 219.48 Coremark<sup>®</sup> (3.43 Coremark/MHz @64 MHz)
- Energy benckmark
  - 303 ULPMark™ CP score
- · Supply and reset management
  - Ultra-safe, low-power BOR (brownout reset) with five selectable thresholds
  - Ultra-low-power POR/PDR
  - Programmable voltage detector (PVD)
  - V<sub>BAT</sub> mode with RTC and backup registers
- Clock sources
  - 32 MHz crystal oscillator with integrated trimming capacitors (Radio and CPU clock)
  - 32 kHz crystal oscillator for RTC (LSE)
  - Internal low-power 32 kHz (±5%) RC (LSI1)
  - Internal low-power 32 kHz (stability ±500 ppm) RC (LSI2)
  - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than ±0.25% accuracy)
  - High speed internal 16 MHz factory trimmed RC (±1%)
  - 1x PLL for system clock and ADC
- Memories
  - 1 MB Flash memory with sector protection (PCROP) against R/W operations, enabling authentic Bluetooth<sup>®</sup> Low Energy and 802.15.4 SW stack

- 128 KB SRAM, including 64 KB with hardware parity check
- 20x32-bit backup register
- Boot loader supporting, USART, SPI, I2C
- OTA (Over the air) Bluetooth<sup>®</sup> Low Energy and 802.15.4 update
- Rich analog peripherals (down to 2 V)
  - 12-bit ADC 2.13 Msps, up to 16-bit with hardware oversampling, 200 µA/Msps
- System peripherals
  - Inter processor communication controller (IPCC) for communication with Bluetooth<sup>®</sup> Low Energy and 802.15.4
  - HW semaphores for resources sharing between CPUs
  - 1x DMA controllers (7x channels) supporting ADC, SPI, I2C, USART, AES, Timers
  - 1x USART (ISO 7816, IrDA, SPI Master, Modbus and Smartcard mode)
  - 1x SPI 32 Mbit/s
  - 1x I2C (SMBus/PMBus)
  - 1x 16-bit, four channels advanced timer
  - 2x 16-bits, two channels timer
  - 1x 32-bits, four channels timer
  - 2x 16-bits ultra-low-power timer
  - 1x independent Systick
  - 1x independent watchdog
  - 1x window watchdog

- · Security and ID
  - Secure firmware installation (SFI) for Bluetooth<sup>®</sup> Low Energy and 802.15.4 SW stack
  - 2x hardware encryption AES maximum 256-bit for the application, the Bluetooth<sup>®</sup> Low Energy and IEEE802.15.4
  - Customer key storage / key manager services
  - HW public key authority (PKA)
  - Cryptographic algorithms: RSA,
     Diffie-Helman, ECC over GF(p)
  - True random number generator (RNG)
  - Sector protection against R/W operation (PCROP)
  - CRC calculation unit
  - Die information: 96-bit unique ID
  - IEEE 64-bit unique ID. Possibility to derive 802.15.4 64-bit and Bluetooth® Low Energy 48-bit EUI
- Up to 30 fast I/Os, 28 of them 5 V-tolerant
- Development support
  - Serial wire debug (SWD), JTAG for the Application processor
  - Application cross trigger
- All packages are ECOPACK<sup>®</sup>2 compliant

57/

STM32WB50CG Contents

## **Contents**

| 1 | Intro | duction            | ١                                                        | 9  |
|---|-------|--------------------|----------------------------------------------------------|----|
| 2 | Desc  | ription            |                                                          | 10 |
| 3 | Func  | tional c           | overview                                                 | 13 |
|   | 3.1   | Archite            | ecture                                                   | 13 |
|   | 3.2   | Arm <sup>®</sup> ( | Cortex <sup>®</sup> -M4 core with FPU                    | 13 |
|   | 3.3   | Memor              | ries                                                     | 14 |
|   |       | 3.3.1              | Adaptive real-time memory accelerator (ART Accelerator™) | 14 |
|   |       | 3.3.2              | Memory protection unit                                   | 14 |
|   |       | 3.3.3              | Embedded Flash memory                                    | 14 |
|   |       | 3.3.4              | Embedded SRAM                                            | 16 |
|   | 3.4   | Securit            | ty and safety                                            | 16 |
|   | 3.5   | Boot m             | nodes and FW update                                      | 16 |
|   | 3.6   | RF sub             | osystem                                                  | 17 |
|   |       | 3.6.1              | RF front-end block diagram                               | 17 |
|   |       | 3.6.2              | BLE general description                                  | 18 |
|   |       | 3.6.3              | 802.15.4 general description                             | 20 |
|   |       | 3.6.4              | RF pin description                                       | 20 |
|   |       | 3.6.5              | Typical RF application schematic                         | 20 |
|   | 3.7   | Power              | supply management                                        | 21 |
|   |       | 3.7.1              | Power supply schemes                                     | 21 |
|   |       | 3.7.2              | Linear voltage regulator                                 | 24 |
|   |       | 3.7.3              | Power supply supervisor                                  | 24 |
|   |       | 3.7.4              | Low-power modes                                          | 24 |
|   |       | 3.7.5              | Reset mode                                               | 31 |
|   | 3.8   | VBAT (             | operation                                                | 31 |
|   | 3.9   | Interco            | onnect matrix                                            | 31 |
|   | 3.10  | Clocks             | and startup                                              | 33 |
|   | 3.11  | Genera             | al-purpose inputs/outputs (GPIOs)                        | 35 |
|   | 3.12  |                    | memory access controller (DMA)                           |    |
|   | 3.13  |                    | pts and events                                           |    |
|   | 0.10  | 3.13.1             | Nested vectored interrupt controller (NVIC)              |    |
|   |       | 0.10.1             | Troctor Tottorod intorrupt controller (11110)            |    |



|   |       | 3.13.2              | Extended Interrupts and Events Controller (EXTI)          | . 37 |
|---|-------|---------------------|-----------------------------------------------------------|------|
|   | 3.14  | Analog              | to digital converter (ADC)                                | 37   |
|   |       | 3.14.1              | Temperature sensor                                        | . 38 |
|   |       | 3.14.2              | Internal voltage reference (VREFINT)                      | . 38 |
|   | 3.15  | True ra             | ndom number generator (RNG)                               | 38   |
|   | 3.16  | Timers              | and watchdogs                                             | . 38 |
|   |       | 3.16.1              | Advanced-control timer (TIM1)                             | . 39 |
|   |       | 3.16.2              | General-purpose timers (TIM2, TIM16, TIM17)               | . 39 |
|   |       | 3.16.3              | Low-power timer (LPTIM1 and LPTIM2)                       | . 40 |
|   |       | 3.16.4              | Independent watchdog (IWDG)                               | . 40 |
|   |       | 3.16.5              | System window watchdog (WWDG)                             | . 40 |
|   |       | 3.16.6              | SysTick timer                                             | . 41 |
|   | 3.17  | Real-tir            | me clock (RTC) and backup registers                       | 41   |
|   | 3.18  | Inter-in            | tegrated circuit interface (I <sup>2</sup> C)             | 42   |
|   | 3.19  | Univers             | sal synchronous/asynchronous receiver transmitter (USART) | 43   |
|   | 3.20  | Serial p            | oeripheral interface (SPI1)                               | 43   |
|   | 3.21  | Develo              | pment support                                             | 44   |
|   |       | 3.21.1              | Serial wire JTAG debug port (SWJ-DP)                      | . 44 |
| 4 | Pino  | uts and             | pin description                                           | 45   |
|   |       |                     |                                                           |      |
| 5 | Mem   | ory ma <sub>l</sub> | oping                                                     | 52   |
| 6 | Elect | rical ch            | aracteristics                                             | 53   |
|   | 6.1   | Parame              | eter conditions                                           | 53   |
|   |       | 6.1.1               | Minimum and maximum values                                | . 53 |
|   |       | 6.1.2               | Typical values                                            | . 53 |
|   |       | 6.1.3               | Typical curves                                            | . 53 |
|   |       | 6.1.4               | Loading capacitor                                         | . 53 |
|   |       | 6.1.5               | Pin input voltage                                         | . 53 |
|   |       | 6.1.6               | Power supply scheme                                       | . 54 |
|   |       | 6.1.7               | Current consumption measurement                           | . 55 |
|   | 6.2   | Absolu              | te maximum ratings                                        | 55   |
|   | 6.3   | Operat              | ing conditions                                            | 57   |
|   |       | 6.3.1               | Summary of main performance                               | . 57 |
|   |       | ~ ~ ~               | General operating conditions                              | 57   |
|   |       | 6.3.2               | General operating conditions                              | . 51 |

DS13047 Rev 1

**57/** 

|   |      | 6.3.3     | RF BLE characteristics                                                | 58  |
|---|------|-----------|-----------------------------------------------------------------------|-----|
|   |      | 6.3.4     | RF 802.15.4 characteristics                                           | 61  |
|   |      | 6.3.5     | Operating conditions at power-up / power-down                         | 63  |
|   |      | 6.3.6     | Embedded reset and power control block characteristics                | 64  |
|   |      | 6.3.7     | Embedded voltage reference                                            | 66  |
|   |      | 6.3.8     | Supply current characteristics                                        | 67  |
|   |      | 6.3.9     | Wakeup time from Low-power modes and voltage scaling transition times | 78  |
|   |      | 6.3.10    | External clock source characteristics                                 | 80  |
|   |      | 6.3.11    | Internal clock source characteristics                                 | 82  |
|   |      | 6.3.12    | PLL characteristics                                                   | 89  |
|   |      | 6.3.13    | Flash memory characteristics                                          | 90  |
|   |      | 6.3.14    | EMC characteristics                                                   | 91  |
|   |      | 6.3.15    | Electrical sensitivity characteristics                                | 92  |
|   |      | 6.3.16    | I/O current injection characteristics                                 | 93  |
|   |      | 6.3.17    | I/O port characteristics                                              | 94  |
|   |      | 6.3.18    | NRST pin characteristics                                              | 97  |
|   |      | 6.3.19    | Analog switches booster                                               | 99  |
|   |      | 6.3.20    | Analog-to-Digital converter characteristics                           | 100 |
|   |      | 6.3.21    | Temperature sensor characteristics                                    | 107 |
|   |      | 6.3.22    | V <sub>BAT</sub> monitoring characteristics                           | 107 |
|   |      | 6.3.23    | Timer characteristics                                                 | 107 |
|   |      | 6.3.24    | Communication interfaces characteristics                              | 108 |
| 7 | Pacl | kage info | ormation                                                              | 113 |
|   | 7.1  | UFQFF     | PN48 package information                                              | 113 |
|   | 7.2  | Therma    | al characteristics                                                    | 116 |
|   |      | 7.2.1     | Reference document                                                    |     |
|   |      | 7.2.2     | Selecting the product temperature range                               | 116 |
| 8 | Orde | ering inf | formation                                                             | 118 |
| 9 | Revi | ision his | story                                                                 | 119 |



List of tables STM32WB50CG

## List of tables

| Table 1.  | STM32WB50CG device features and peripheral counts                                | . 11 |
|-----------|----------------------------------------------------------------------------------|------|
| Table 2.  | Access status vs. readout protection level and execution modes                   | . 15 |
| Table 3.  | RF pin list                                                                      | . 20 |
| Table 4.  | Typical external components                                                      | . 21 |
| Table 5.  | Features over all modes                                                          | . 26 |
| Table 6.  | STM32WB50CG modes overview                                                       | . 29 |
| Table 7.  | STM32WB50CG CPU1 peripherals interconnect matrix                                 | . 31 |
| Table 8.  | DMA implementation                                                               | . 36 |
| Table 9.  | Temperature sensor calibration values                                            | . 38 |
| Table 10. | Internal voltage reference calibration values                                    | . 38 |
| Table 11. | Timer features                                                                   |      |
| Table 12. | I2C implementation                                                               |      |
| Table 13. | Legend/abbreviations used in the pinout table                                    |      |
| Table 14. | STM32WB50CG pin and ball definitions                                             |      |
| Table 15. | Alternate functions                                                              |      |
| Table 16. | Voltage characteristics                                                          |      |
| Table 17. | Current characteristics                                                          |      |
| Table 18. | Thermal characteristics                                                          |      |
| Table 19. | Main performance at VDD = 3.3 V                                                  |      |
| Table 20. | General operating conditions                                                     |      |
| Table 21. | RF transmitter BLE characteristics                                               |      |
| Table 22. | RF transmitter BLE characteristics (1 Mbps)                                      | . 58 |
| Table 23. | RF receiver BLE characteristics (1 Mbps)                                         |      |
| Table 24. | RF BLE power consumption for VDD = 3.3 V                                         |      |
| Table 25. | RF transmitter 802.15.4 characteristics                                          |      |
| Table 26. | RF receiver 802.15.4 characteristics                                             |      |
| Table 27. | RF 802.15.4 power consumption for VDD = 3.3 V                                    |      |
| Table 28. | Operating conditions at power-up / power-down                                    |      |
| Table 29. | Embedded reset and power control block characteristics                           |      |
| Table 30. | Embedded internal voltage reference                                              |      |
| Table 31. | Current consumption in Run and Low-power run modes, code with data processing    |      |
|           | running from Flash, ART enable (Cache ON Prefetch OFF), VDD = 3.3 V              | . 68 |
| Table 32. | Current consumption in Run and Low-power run modes, code with data processing    |      |
|           | running from SRAM1, VDD = 3.3 V                                                  | . 69 |
| Table 33. | Typical current consumption in Run and Low-power run modes, with different codes |      |
|           | running from Flash, ART enable (Cache ON Prefetch OFF), VDD= 3.3 V               | . 70 |
| Table 34. | Typical current consumption in Run and Low-power run modes,                      |      |
|           | with different codes running from SRAM1, VDD = 3.3 V                             | . 71 |
| Table 35. | Current consumption in Sleep and Low-power sleep modes, Flash memory ON          |      |
| Table 36. | Current consumption in Low-power sleep modes, Flash memory in Power down         |      |
| Table 37. | Current consumption in Stop 2 mode                                               |      |
| Table 38. | Current consumption in Stop 1 mode                                               |      |
| Table 39. | Current consumption in Stop 0 mode                                               |      |
| Table 40. | Current consumption in Standby mode                                              |      |
| Table 41. | Current consumption in Shutdown mode                                             |      |
| Table 42. | Current consumption in VBAT mode                                                 |      |
| Table 43. | Current under Reset condition                                                    |      |
| Table 44  | Peripheral current consumption                                                   | 77   |
|           |                                                                                  |      |



STM32WB50CG List of tables

| Table 45. | Low-power mode wakeup timings                                              | 78  |
|-----------|----------------------------------------------------------------------------|-----|
| Table 46. | Regulator modes transition times                                           |     |
| Table 47. | HSE crystal requirements                                                   |     |
| Table 48. | HSE oscillator characteristics                                             |     |
| Table 49. | Low-speed external user clock characteristics                              |     |
| Table 50. | HSI16 oscillator characteristics                                           |     |
| Table 51. | MSI oscillator characteristics                                             |     |
| Table 52. | HSI48 oscillator characteristics                                           | 87  |
| Table 53. | LSI1 oscillator characteristics                                            |     |
| Table 54. | LSI2 oscillator characteristics                                            |     |
| Table 55. | PLL characteristics                                                        | 89  |
| Table 56. | Flash memory characteristics                                               | 90  |
| Table 57. | Flash memory endurance and data retention                                  |     |
| Table 58. | EMS characteristics                                                        | 91  |
| Table 59. | EMI characteristics                                                        | 92  |
| Table 60. | ESD absolute maximum ratings                                               | 92  |
| Table 61. | Electrical sensitivities                                                   | 93  |
| Table 62. | I/O current injection susceptibility                                       |     |
| Table 63. | I/O static characteristics                                                 | 94  |
| Table 64. | Output voltage characteristics                                             | 96  |
| Table 65. | I/O AC characteristics                                                     | 96  |
| Table 66. | NRST pin characteristics                                                   | 98  |
| Table 67. | Analog switches booster characteristics                                    | 99  |
| Table 68. | ADC characteristics                                                        |     |
| Table 69. | ADC sampling time                                                          |     |
| Table 70. | ADC accuracy - Limited test conditions 1                                   |     |
| Table 71. | ADC accuracy - Limited test conditions 2                                   |     |
| Table 72. | ADC accuracy - Limited test conditions 3                                   |     |
| Table 73. | TS characteristics                                                         |     |
| Table 74. | V <sub>BAT</sub> monitoring characteristics                                |     |
| Table 75. | V <sub>BAT</sub> charging characteristics                                  |     |
| Table 76. | TIMx characteristics                                                       |     |
| Table 77. | IWDG min/max timeout period at 32 kHz (LSI1)                               |     |
| Table 78. | Minimum I2CCLK frequency in all I2C modes                                  |     |
| Table 79. | I2C analog filter characteristics                                          |     |
| Table 80. | SPI characteristics                                                        | 110 |
| Table 81. | UFQFPN48 - 48 leads, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|           | package mechanical data                                                    |     |
| Table 82. | Package thermal characteristics                                            |     |
| Table 83. | Document revision history                                                  | 119 |



DS13047 Rev 1 7/120

List of figures STM32WB50CG

## List of figures

| Figure 1.  | STM32WB50CG block diagram                                                  | 12  |
|------------|----------------------------------------------------------------------------|-----|
| Figure 2.  | STM32WB50CG RF front-end block diagram                                     |     |
| Figure 3.  | STM32WB50CG external components for the RF part                            |     |
| Figure 4.  | Power-up/down sequence                                                     |     |
| Figure 5.  | Power supply overview                                                      | 23  |
| Figure 6.  | Clock tree                                                                 | 35  |
| Figure 7.  | STM32WB50CG UFQFPN48 pinout <sup>(1)</sup> (2)                             | 45  |
| Figure 8.  | Pin loading conditions                                                     | 53  |
| Figure 9.  | Pin input voltage                                                          | 53  |
| Figure 10. | Power supply scheme                                                        | 54  |
| Figure 11. | Current consumption measurement scheme                                     | 55  |
| Figure 12. | Typical link quality indicator code vs. Rx level                           | 62  |
| Figure 13. | Typical energy detection (T = 27°C, VDD = 3.3 V)                           | 63  |
| Figure 14. | VREFINT vs. temperature                                                    | 66  |
| Figure 15. | Typical application with a 32.768 kHz crystal                              | 81  |
| Figure 16. | HSI16 frequency vs. temperature                                            | 83  |
| Figure 17. | Typical current consumption vs. MSI frequency                              | 86  |
| Figure 18. | HSI48 frequency vs. temperature                                            | 88  |
| Figure 19. | I/O input characteristics                                                  | 95  |
| Figure 20. | Recommended NRST pin protection                                            | 98  |
| Figure 21. | ADC accuracy characteristics                                               |     |
| Figure 22. | Typical connection diagram using the ADC                                   | 106 |
| Figure 23. | SPI timing diagram - slave mode and CPHA = 0                               |     |
| Figure 24. | SPI timing diagram - slave mode and CPHA = 1                               | 111 |
| Figure 25. | SPI timing diagram - master mode                                           | 112 |
| Figure 26. | UFQFPN - 48 leads, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat   |     |
|            | 1 0                                                                        | 113 |
| Figure 27. | UFQFPN48 - 48 leads, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|            | package recommended footprint                                              | 114 |
| Figure 28. | UFQFPN48 marking example (package top view)                                | 115 |



STM32WB50CG Introduction

## 1 Introduction

This document provides the ordering information and mechanical device characteristics of the STM32WB50CG microcontroller, based on Arm<sup>®</sup> cores<sup>(a)</sup>.

This document must be read in conjunction with the STM32WB50CG reference manual (RM0471).

For information on the Arm<sup>®</sup> Cortex<sup>®</sup>-M4 and Cortex<sup>®</sup>-M0+ cores, refer, respectively, to the Cortex<sup>®</sup>-M4 Technical Reference Manual and to the Cortex<sup>®</sup>-M0+ Technical Reference Manual, both available on the www.arm.com website.

For information on 802.15.4 refer to the IEEE website (www.ieee.org).

For information on Bluetooth® refer to www.bluetooth.com.





a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.



DS13047 Rev 1 9/120

Description STM32WB50CG

## 2 Description

The STM32WB50CG multiprotocol wireless and ultra-low-power device embeds a powerful and ultra-low-power radio compliant with the Bluetooth<sup>®</sup> Low Energy SIG specification v5.0 or with IEEE 802.15.4-2011. They contain a dedicated Arm<sup>®</sup> Cortex<sup>®</sup> -M0+ for performing all the real-time low layer operation.

The STM32WB50CG device is designed to be extremely low-power and are based on the high-performance Arm<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core operating at a frequency of up to 64 MHz. The Cortex<sup>®</sup>-M4 core features a Floating point unit (FPU) single precision that supports all Arm<sup>®</sup> single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) that enhances application security.

Enhanced inter-processor communication is provided by the IPCC with six bidirectional channels. The HSEM provides hardware semaphores used to share common resources between the two processors.

The STM32WB50CG device embeds high-speed memories (Flash memory 1 Mbyte, up to 128 Kbyte of SRAM) and an extensive range of enhanced I/Os and peripherals.

Direct data transfer between memory and peripherals and from memory to memory is supported by seven DMA channels with a full flexible channel mapping by the DMAMUX peripheral.

The STM32WB50CG device embeds several mechanisms for embedded Flash memory and SRAM: readout protection, write protection and proprietary code readout protection. Portions of the memory can be secured for Cortex® -M0+ exclusive access.

The AES encryption engine, PKA and RNG enable lower layer MAC and upper layer cryptography. A customer key storage feature may be used to keep the keys hidden.

The device offers one fast 16-bit ADC.

The STM32WB50CG device embeds a low-power RTC, one advanced 16-bit timer, one general-purpose 32-bit timer, two general-purpose 16-bit timers, and two 16-bit low-power timers.

They also feature standard and advanced communication interfaces:

- one USART (ISO 7816, IrDA, Modbus and Smartcard mode)
- one I2C (SMBus/PMBus)
- one SPI (up to 32 MHz)

The STM32WB50CG operates in the -10 to +85 °C (+105 °C junction) temperature range from a 2 to 3.6 V power supply. A comprehensive set of power-saving modes enables the design of low-power applications.

The STM32WB50CG includes independent power supplies for analog input for ADC.

A  $V_{BAT}$  dedicated supply allows the device to back up the LSE 32.768KHz oscillator, the RTC and the backup registers, thus enabling the STM32WB50CG to supply these functions even if the main  $V_{DD}$  is not present through a CR2032-like battery, a Supercap or a small rechargeable battery.

The STM32WB50CG is available in a 48-pin UFQFPN package.

STM32WB50CG Description

Table 1. STM32WB50CG device features and peripheral counts

|                         | Feature              | STM32WB50CG                                                                        |  |  |  |  |
|-------------------------|----------------------|------------------------------------------------------------------------------------|--|--|--|--|
| Flash men               | nory density         | 1 MB                                                                               |  |  |  |  |
| SRAM density            |                      | 128 KB                                                                             |  |  |  |  |
| SRAM1                   |                      | 64 KB                                                                              |  |  |  |  |
| SRAM2                   |                      | 64 KB                                                                              |  |  |  |  |
| BLE                     |                      | V5.0                                                                               |  |  |  |  |
| 802.15.4                |                      | Yes                                                                                |  |  |  |  |
|                         | Advanced             | 1 (16 bits)                                                                        |  |  |  |  |
| Timers                  | General purpose      | 2 (16 bits) + 1 (32 bits)                                                          |  |  |  |  |
|                         | Low power            | 2 (16 bits)                                                                        |  |  |  |  |
|                         | SysTick              | 1                                                                                  |  |  |  |  |
|                         | SPI                  | 1                                                                                  |  |  |  |  |
| Comm interface          | I2C                  | 1                                                                                  |  |  |  |  |
| Interruce               | USART <sup>(1)</sup> | 1                                                                                  |  |  |  |  |
| RTC                     |                      | 1                                                                                  |  |  |  |  |
| Tamper pir              | n                    | 1                                                                                  |  |  |  |  |
| Wakeup pi               | in                   | 2                                                                                  |  |  |  |  |
| GPIOs                   |                      | 30                                                                                 |  |  |  |  |
| 16-bit ADC<br>Number of |                      | 10 channels<br>(incl. 3 internal)                                                  |  |  |  |  |
| Internal V <sub>r</sub> | ef                   | Yes                                                                                |  |  |  |  |
| Max CPU                 | frequency            | 64 MHz                                                                             |  |  |  |  |
| Operating temperature   |                      | Ambient operating temperature:-10 to +85 °C<br>Junction temperature: -10 to 105 °C |  |  |  |  |
| Operating               | voltage              | 2 to 3.6 V                                                                         |  |  |  |  |
| Package                 |                      | UFQFPN48<br>7 mm x 7 mm<br>0.5 mm pitch, solder pad                                |  |  |  |  |

<sup>1.</sup> USART peripheral can be used as SPI.

Description STM32WB50CG



Figure 1. STM32WB50CG block diagram

## 3 Functional overview

## 3.1 Architecture

The STM32WB50CG multiprotocol wireless device embeds a BLE or an 802.15.4 RF subsystem that interfaces with a generic microcontroller subsystem using an Arm<sup>®</sup> Cortex<sup>®</sup>-M4 CPU (called CPU1) on which the host application resides.

The RF subsystem is composed of a RF Analog Front end, BLE or 802.15.4 digital MAC blocks as well as of a dedicated Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ microcontroller (called CPU2) plus some proprietary peripherals. The RF subsystem performs all of the BLE or 802.15.4 low layer stack, reducing the interaction with the CPU1 to high level exchanges.

Some functions are shared between the RF subsystem CPU (CPU2) and the Host CPU (CPU1):

- Flash memories
- SRAM1, SRAM2a and SRAM2b (SRAM2a can be retained in Standby mode)
- Security peripherals (RNG, PKA)
- Clock RCC
- Power control (PWR)

The communication and the sharing of peripherals between the RF subsystem and the Cortex<sup>®</sup>-M4 CPU is performed through a dedicated Inter Processor Communication Controller (IPCC) and semaphore mechanism (HSEM).

## 3.2 Arm<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU

The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is a processor for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The Arm<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an Arm<sup>®</sup> core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation.

With its embedded Arm<sup>®</sup> core, the STM32WB50CG is compatible with all Arm<sup>®</sup> tools and software.

Figure 1 shows the general block diagram of the STM32WB50CG device.



DS13047 Rev 1 13/120

## 3.3 Memories

## 3.3.1 Adaptive real-time memory accelerator (ART Accelerator™)

The ART Accelerator™ is a memory accelerator which is optimized for STM32 industry-standard Arm® Cortex®-M4 processors. It balances the inherent performance advantage of the Arm® Cortex®-M4 over Flash memory technologies, that normally require the processor to wait for the Flash memory at higher frequencies.

To release the processor near 80 DMIPS performance at 64 MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 64 MHz.

## 3.3.2 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU1 accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

### 3.3.3 Embedded Flash memory

STM32WB50CG device features 1 Mbyte of embedded Flash memory available for storing programs and data, as well as some customer keys.

Flexible protections can be configured thanks to option bytes:

- Readout protection (RDP) to protect the whole memory. Three levels are available:
  - Level 0: no readout protection
  - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in SRAM or bootloader is selected
  - Level 2: chip readout protection: debug features (Cortex<sup>®</sup>-M4 and Cortex<sup>®</sup>-M0+ JTAG and serial wire), boot in SRAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible.



Debug, boot from SRAM or boot **User execution Protection** from system memory (loader) Area level Write Write Read **Erase** Read **Erase** 1 Yes Yes Yes No No No Main memory 2 N/A Yes Yes Yes N/A N/A 1 Yes No No Yes No No System memory 2 Yes No Nο N/A N/A N/A 1 Yes Yes Yes Yes Yes Yes Option bytes  $No^{(1)}$  $No^{(1)}$ 2 Yes N/A N/A N/A 1 Yes  $N/A^{(2)}$  $N/A^{(2)}$ Yes No No Backup registers 2 Yes N/A N/A N/A N/A Yes  $No^{(2)}$ Yes<sup>(2)</sup> 1 Yes Yes No No SRAM2a

Yes

N/A

N/A

N/A

Table 2. Access status vs. readout protection level and execution modes

Yes

2

SRAM2b

 Write protection (WRP): the protected area is protected against erasing and programming. Two areas can be selected, with 4 Kbyte granularity.

Yes

Proprietary code readout protection (PCROP): two parts of the Flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. Two areas can be selected, with 2 KByte granularity. An additional option bit (PCROP\_RDP) allows to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0.

A section of the Flash memory is secured for the RF subsystem CPU2, and cannot be accessed by the host CPU1.

The whole non-volatile memory embeds the error correction code (ECC) feature supporting:

- single error detection and correction
- double error detection
- the address of the ECC fail can be read in the ECC register

The embedded Flash memory is shared between CPU1 and CPU2 on a time sharing basis. A dedicated HW mechanism allows both CPUs to perform Write/Erase operations.



DS13047 Rev 1 15/120

<sup>1.</sup> The option byte can be modified by the RF subsystem.

<sup>2.</sup> Erased when RDP changes from Level 1 to Level 0.

#### 3.3.4 Embedded SRAM

STM32WB50CG device features 128 KB of embedded SRAM, split in three blocks:

- SRAM1: 64 KB mapped at address 0x2000 0000
- SRAM2a: 32 KB located at address 0x2003 0000 (contiguous to SRAM1) also mirrored at 0x1000 0000, with hardware parity check (this SRAM can be retained in Standby mode)
- **SRAM2b**: 32 KB located at address 0x2003 8000 (contiguous with SRAM2a) and mirrored at 0x1000 8000 with hardware parity check

SRAM2a and SRAM2b can be write-protected, with 1 KB granularity, A section of the SRAM2a and SRAM2b is secured for the RF sub-system and cannot be accessed by the host CPU1.

The SRAMs can be accessed in read/write with 0 wait states for all CPU1 and CPU2 clock speeds.

## 3.4 Security and safety

The STM32WB50CG contains many security blocks both for the BLE or IEEE 802.14.5 and the Host application.

It includes:

- Customer storage of the BLE or 802.14.5 Keys
- Secure Flash memory partition for RF subsystem only access
- Secure SRAM partition, that can be accessed only by the RF subsystem
- True Random Number Generator (RNG)
- Advance Encryption Standard hadware accelerators (AES-256bit, supporting chaining modes ECB, CBC, CTR, GCM, GMAC, CCM)
- Private Key Acceleration (PKA) including:
  - Modular arithmetic including exponentiation with maximum modulo size of 3136 bits
  - Elliptic curves over prime field scalar multiplication, ECDSA signature, ECDSA verification with maximum modulo size of 521 bits
- Cyclic redundancy check calculation unit (CRC)

A specific mechanism is in place to ensure that all the code executed by the RF subsystem CPU2 can be secure, whatever the Host application.

## 3.5 Boot modes and FW update

At startup, BOOT0 pin and BOOT1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM



The STM32WB50CG always boots on CPU1 core. The embedded bootloader code makes it possible to boot from various peripherals:

- UART
- I2C
- SPI

Secure Firmware update (especially BLE or 802.15.4) from system boot and over the air is provided.

## 3.6 RF subsystem

The STM32WB50CG embeds an ultra-low power multi-standard radio Bluetooth<sup>®</sup> Low Energy (BLE) or 802.15.4 network processor, compliant with Bluetooth<sup>®</sup> specification v5.0 and IEEE<sup>®</sup> 802.15.4-2011. The BLE features 1 Mbps transfer rates, supports multiple roles simultaneously acting at the same time as Bluetooth<sup>®</sup> Low Energy sensor and hub device, embeds Elliptic Curve Diffie-Hellman (ECDH) key agreement protocol, thus ensuring a secure connection.

The Bluetooth<sup>®</sup> Low Energy stack or 802.15.4 Low Level layer run on an embedded Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ core (CPU2). The stack is stored on the embedded Flash memory, which is also shared with the Arm<sup>®</sup> Cortex<sup>®</sup>-M4 (CPU1) application, making it possible in-field stack update.

## 3.6.1 RF front-end block diagram

The RF front-end is based on a direct modulation of the carrier in Tx, and uses a low IF architecture in Rx mode.

Thanks to an internal transformer at RF pins, the circuit directly interfaces the antenna (single ended connection, impedance close to 50  $\Omega$ ). The natural bandpass behavior of the internal transformer, simplifies outside circuitry aimed for harmonic filtering and out of band interferer rejection.

In Transmit mode, the maximum output power is user selectable through the programmable LDO voltage of the power amplifier. A linearized, smoothed analog control offers clean power ramp-up.

In receive mode the circuit can be used in standard high performance or in reduced power consumption (user programmable). The Automatic Gain Control (AGC) is able to reduce the chain gain at both RF and IF locations, for optimized interferers rejection. Thanks to the use of complex filtering and highly accurate I/Q architecture, high sensitivity and excellent linearity can be achieved.

The bill of material is reduced thanks to the high degree of integration. The radio frequency source is synthesized form an external 32 MHz crystal that does not need any external trimming capacitor network thanks to a dual network of user programmable integrated capacitors.



DS13047 Rev 1 17/120



Figure 2. STM32WB50CG RF front-end block diagram

## 3.6.2 BLE general description

The BLE block is a master/slave processor, compliant with Bluetooth  $^{\circledR}$  specification 5.0 standard.

It integrates a 2.4 GHz RF transceiver and a powerful Cortex<sup>®</sup>-M0+ core, on which a complete power-optimized stack for Bluetooth<sup>®</sup> Low Energy protocol runs, providing master / slave role support

- GAP: central, peripheral, observer or broadcaster roles
- ATT/GATT: client and server
- SM: privacy, authentication and authorization
- L2CAP
- Link Layer: AES-128 encryption and decryption

In addition, according to Bluetooth® specification v5.0, the BLE block provides:

- Multiple roles simultaneously support
- Master/slave and multiple roles simultaneously
- LE Data Packet Length Extension (making it possible to reach 800 kbps at application level)
- LE Privacy 1.2
- LE Secure Connections
- Flexible Internet Connectivity Options

The device allows the applications to meet the tight peak current requirements imposed by the use of standard coin cell batteries.

Ultra-low-power sleep modes and very short transition time between operating modes result in very low average current consumption during real operating conditions, resulting in longer battery life.

The BLE block integrates a full bandpass balun, thus reducing the need for external components.

The link between the Cortex<sup>®</sup>-M4 application processor (CPU1) running the application, and the BLE stack running on the dedicated Cortex<sup>®</sup>-M0+ (CPU2) is performed through a normalized API, using a dedicated Inter Processor Communication Controller.



DS13047 Rev 1 19/120

## 3.6.3 802.15.4 general description

The STM32WB50CG embed a dedicated 802.15.4 Hardware MAC

- Support for 802.15.4 release 2011
- Advanced MAC frame filtering; hardwired firewall: Programmable filters based on source/destination addresses, frame version, security enabled, frame type
- 256-byte RX FIFO; Up to 8 frames capacity, additional frame information (timing, mean RSSI,LQI)
- 128-byte TX FIFO with retention
  - Content not lost, retransmissions possible under CPU2 control
- Automatic frame Acknowledgment, with programmable delay
- Advanced channel access features
  - Full CSMA-CA support
  - Superframe timer
  - Beaconing support (require LSE),
  - Flexible TX control with programmable delay
- Configuration registers with retention available down to Standby mode for software/auto-restore
- Autonomous Sniffer, Wakeup based on timer or CPU2 request
- Automatic frame transmission/reception/sleep periods, Interrupt to the CPU2 on particular events

## 3.6.4 RF pin description

The RF block contains dedicated pins, listed in Table 3.

Name Type Description RF1 RF Input/output, must be connected to the antenna through a low pass matching network OSC OUT I/O 32 MHz main oscillator, also used as HSE source OSC IN EXT PA TX External PA transmit control  $V_{\text{DD}}$ **VDDRF** Dedicated supply, must be connected to V<sub>DD</sub> VSSRF<sup>(1)</sup> To be connected to GND  $V_{SS}$ 

Table 3. RF pin list

## 3.6.5 Typical RF application schematic

The schematic in *Figure 3* and the external components listed in *Table 3* are purely indicative. For more details refer to the "Reference design" provided in separate documents.



<sup>1.</sup> On packages with exposed pad, this pad must be connected to GND plane for correct RF operation.



Figure 3. STM32WB50CG external components for the RF part

Table 4. Typical external components

| Component      | Description                         | Value            |
|----------------|-------------------------------------|------------------|
| C1             | Decoupling capacitance for RF       | 100 nf // 100 pF |
| X1             | 32 MHz crystal <sup>(1)</sup>       | 32 MHz           |
| Antenna filter | Antenna filter and matching network | Refer to AN5165  |
| Antenna        | 2.4 GHz band antenna                | -                |

<sup>1.</sup> e.g. NDK refernce: NX2016SA 32 MHz EXS00A-CS06654.

## 3.7 Power supply management

## 3.7.1 Power supply schemes

The STM32WB50CG device has different voltage supplies (see *Figure 5*) and can operate within the following voltage ranges:

- V<sub>DD</sub> = 2 V to 3.6 V: external power supply for I/Os (V<sub>DDIO</sub>), the internal regulator and system functions such as RF, reset, power management and internal clocks. It is provided externally through VDD pins. V<sub>DDRF</sub> must be always connected to VDD pins.
- V<sub>DDA</sub> = 2 V to 3.6 V: external analog power supply for ADC. The V<sub>DDA</sub> voltage level can be independent from the V<sub>DD</sub> voltage. When not used V<sub>DDA</sub> should be connected to V<sub>DD</sub>.

During power up/ down, the following power sequence requirements must be respected:

- When  $V_{DD}$  is below 1 V, other power supplies ( $V_{DDA}$ ), must remain below  $V_{DD}$  + 300 mV
- When V<sub>DD</sub> is above 1 V, all power supplies are independent.

577

DS13047 Rev 1 21/120



Figure 4. Power-up/down sequence

1. V<sub>DDX</sub> refers to V<sub>DDA</sub>.

During the power down phase,  $V_{DD}$  can temporarily become lower than other supplies only if the energy provided to the MCU remains below 1 mJ. This allows the external decoupling capacitors to be discharged with different time constants during the power down transient phase.

Note:  $V_{DD}$ ,  $V_{DDRF}$  must be wired together, so they follow the same voltage sequence.



Figure 5. Power supply overview

## 3.7.2 Linear voltage regulator

Three embedded linear voltage regulators supply most of the digital and RF circuitries, the main regulator (MR), the low-power regulator (LPR) and the RF regulator (RFR).

- The MR is used in the Run and Sleep modes and in the Stop 0 mode.
- The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the SRAM2a in Standby with retention.
- The RFR is used to supply the RF analog part, its activity is automatically managed by the RF subsystem.

All the three regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption.

The VCORE can also be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode. In this case the CPU is running at up to 2 MHz, and peripherals with independent clock can be clocked by HSI16 (in this mode the RF subsystem is not available).

## 3.7.3 Power supply supervisor

The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage  $V_{DD}$  is below a specified threshold, without the need for an external reset circuit.

The lowest BOR level is 1.71 V at power on, and other higher thresholds can be selected through option bytes. The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}$  power supply and compares it with the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

In addition, the device embeds a Peripheral Voltage Monitor that compares the independent supply voltage  $V_{DDA}$  with a fixed threshold to ensure that the peripheral is in its functional supply range.

## 3.7.4 Low-power modes

The ultra-low-power STM32WB50CG supports eight low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources.

By default, the microcontroller is in Run mode, after a system or a power on Reset. It is up to the user to select one of the low-power modes described below:

#### Sleep

In Sleep mode, only the CPU1 is stopped. All peripherals, including the RF subsystem, continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Low-power run

This mode is achieved with VCORE supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU1 frequency is limited to 2 MHz. The peripherals with independent clock



can be clocked by HSI16. The RF subsystem is not available in this mode and must be OFF.

#### Low-power sleep

This mode is entered from the low-power run mode. Only the CPU1 clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the low-power run mode. The RF subsystem is not available in this mode and must be OFF.

#### Stop 0, Stop 1 and Stop 2

Stop mode achieves the lowest power consumption while retaining the content of all the SRAM and registers. The LSE (or LSI) is still running.

The RTC can remain active (Stop mode with RTC, Stop mode without RTC).

Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition.

Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the VCORE domain is put in a lower leakage mode.

Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption.

In these modes the RF subsystem can wait for incoming events in all Stop modes 0, 1, and 2.

The system clock when exiting from Stop 0, Stop1 or Stop2 modes can be either MSI up to 48 MHz or HSI16 if the RF subsystem is disabled. If the RF subsystem is used the exits must be set to HSI16 only.

#### Standby

The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the VCORE domain is powered off.

The RTC can remain active (Standby mode with RTC).

The brown-out reset (BOR) always remains active in Standby mode.

The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating.

After entering Standby mode, SRAM1, SRAM2b and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2a can be retained in Standby mode, supplied by the low-power Regulator (Standby with 32 KB SRAM2a retention mode).

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE, or from the RF system wakeup).

The system clock after wakeup is 16 MHz, derived from the HSI16



DS13047 Rev 1 25/120

In this mode the RF can be used.

#### Shutdown

The Shutdown mode allows to achieve the ultimate lowest power consumption. The internal regulator is switched off so that the VCORE domain is powered off.

The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC).

The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported.

SRAM1, SRAM2a, SRAM2b and register contents are lost except for registers in the Backup domain.

The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper).

The system clock after wakeup is 4 MHz, derived from the MSI.

In this mode the RF is no longer operational.

When the RF subsystem is active, it will change the power state according to its needs (Run, Stop, Standby). This operation is transparent for the CPU1 host application and managed by a dedicated HW state machine. At any given time the effective power state reached is the higher one needed by both the CPU1 and RF sub-system.

*Table 5* summarizes the peripheral features over all available modes. Wakeup capability is detailed in gray cells.

Stop0/Stop1 Stop 2 Standby **Shutdown** Low-power sleep -ow-power run Wakeup capability Wakeup capability Wakeup capability Wakeup capability Sleep **VBAT** Run **Peripheral** CPU1 Υ Υ CPU2 Υ Υ \_ Radio System  $Y^{(2)}$  $\gamma^{(2)}$ Υ Υ Υ Υ Υ Υ (BLE, 802.15.4)  $Y^{(3)}$  $O^{(4)}$  $O^{(4)}$ Flash memory (1 MB) R R R R R Y<sup>(5)</sup> Y<sup>(5)</sup> Υ SRAM1 (64 KB) R R Y<sup>(5)</sup>  $\gamma(5)$  $R^{(6)}$ SRAM2a (32 KB) Υ Υ R R Y<sup>(5)</sup>  $Y^{(5)}$ Υ SRAM2b (32 KB) Υ R R Υ Υ Υ Υ **Backup Registers** R R R R R Υ Υ Υ Υ Υ Υ Υ Υ Brown-out reset (BOR) Υ Υ Programmable Voltage 0 0 0 0 0 0 0 0 Detector (PVD) Peripheral Voltage Monitor 0 0 0 0 0 0 0 0 PVMx (x=3)

Table 5. Features over all modes<sup>(1)</sup>



Table 5. Features over all modes<sup>(1)</sup> (continued)

|                                           |     |       | tuics         | OVCI            | all illoues.      |                   | \continueu/      |                   | 1    |                   |       |                   |      |
|-------------------------------------------|-----|-------|---------------|-----------------|-------------------|-------------------|------------------|-------------------|------|-------------------|-------|-------------------|------|
|                                           |     |       |               | •               | Stop0             | Stop1             | Sto              | p 2               | Star | ndby              | Shute | down              |      |
| Peripheral                                | Run | deelS | Low-power run | Low-power sleep | -                 | Wakeup capability | -                | Wakeup capability | 1    | Wakeup capability | -     | Wakeup capability | VBAT |
| DMA1                                      | 0   | 0     | 0             | 0               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| High Speed Internal (HSI16)               | 0   | 0     | 0             | 0               | O <sup>(7)</sup>  | -                 | O <sup>(7)</sup> |                   | -    | -                 | -     | ı                 | -    |
| Oscillator HSI48                          | 0   | 0     | -             | -               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| High Speed External (HSE) <sup>(8)</sup>  | 0   | 0     | 0             | 0               | i                 | -                 | -                | -                 | -    | -                 | -     | -                 | 1    |
| Low Speed Internal<br>(LSI1 or LSI2)      | 0   | 0     | 0             | 0               | 0                 | -                 | 0                | 1                 | 0    | -                 | -     | -                 | -    |
| Low Speed External (LSE)                  | 0   | 0     | 0             | 0               | 0                 | -                 | 0                | -                 | 0    | -                 | 0     | -                 | 0    |
| Multi-Speed Internal (MSI) <sup>(9)</sup> | 48  | 0     | 48            | 0               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| PLL VCO maximum frequency                 | 344 | 0     | 1             | -               | -                 | -                 | -                | 1                 | -    | -                 | -     | -                 | -    |
| Clock Security System (CSS)               | 0   | 0     | 0             | 0               | 0                 | O <sup>(10)</sup> | 0                | O <sup>(10)</sup> | -    | -                 | -     | -                 | -    |
| Clock Security System on LSE              | 0   | 0     | 0             | 0               | 0                 | 0                 | 0                | 0                 | 0    | 0                 | -     | -                 | -    |
| RTC / Auto wakeup                         | 0   | 0     | 0             | 0               | 0                 | 0                 | 0                | 0                 | 0    | 0                 | 0     | 0                 | 0    |
| Number of RTC Tamper pins                 | 1   | 1     | 1             | 1               | 1                 | 0                 | 1                | 0                 | 1    | 0                 | 1     | 0                 | 1    |
| USART1                                    | 0   | 0     | 0             | 0               | O <sup>(11)</sup> | O <sup>(11)</sup> | -                | -                 | ı    | -                 | -     | -                 | 1    |
| I2C1                                      | 0   | 0     | 0             | 0               | O <sup>(12)</sup> | O <sup>(12)</sup> | -                | -                 | i    | -                 | -     | -                 | 1    |
| SPI1                                      | 0   | 0     | 0             | 0               | ı                 | -                 | -                | -                 | i    | -                 | -     | -                 | 1    |
| ADC1                                      | 0   | 0     | 0             | 0               | ı                 | -                 | -                | -                 | ı    | -                 | -     | -                 | -    |
| Temperature sensor                        | 0   | 0     | 0             | 0               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| Timers TIMx<br>(x=1, 2, 16, 17)           | 0   | 0     | 0             | 0               | 1                 | -                 | -                | -                 | 1    | -                 | -     | -                 | 1    |
| Low-power Timer 1 (LPTIM1)                | 0   | 0     | 0             | 0               | 0                 | 0                 | 0                | 0                 | i    | -                 | -     | -                 | 1    |
| Low-power Timer 2 (LPTIM2)                | 0   | 0     | 0             | 0               | 0                 | 0                 | -                | -                 | 1    | -                 | -     | -                 | -    |
| Independent watchdog (IWDG)               | 0   | 0     | 0             | 0               | 0                 | 0                 | 0                | 0                 | 0    | 0                 | -     | -                 | -    |
| Window watchdog (WWDG)                    | 0   | 0     | 0             | 0               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| SysTick timer                             | 0   | 0     | 0             | 0               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| True random number generator (RNG)        | 0   | 0     | -             | -               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |
| AES2 hardware accelerator                 | 0   | 0     | 0             | 0               | -                 | -                 | -                | -                 | -    | -                 | -     | -                 | -    |



DS13047 Rev 1 27/120

Table 5. Features over all modes<sup>(1)</sup> (continued)

|                      |     |       |               |                 | Stop0/ | /Stop1            | Sto | p 2               | Star | ndby              | Shut | down              |      |
|----------------------|-----|-------|---------------|-----------------|--------|-------------------|-----|-------------------|------|-------------------|------|-------------------|------|
| Peripheral           | Run | Sleep | Low-power run | Low-power sleep | •      | Wakeup capability | -   | Wakeup capability | -    | Wakeup capability | -    | Wakeup capability | VBAT |
| CRC calculation unit | 0   | 0     | 0             | 0               | -      | -                 | -   | -                 | -    | -                 | -    | -                 | -    |
| IPCC                 | 0   | -     | 0             | -               | -      | -                 | -   | -                 | -    | -                 | -    | -                 | -    |
| HSEM                 | 0   | -     | 0             | -               | -      | -                 | -   | -                 | -    | -                 | -    | -                 | -    |
| GPIOs                | 0   | 0     | 0             | 0               | 0      | 0                 | 0   | 0                 | (13) | 5<br>pins         | (14) | 5<br>pins         | -    |

- Legend: Y = Yes (Enabled), O = Optional (Disabled by default, can be enabled by software), R = Data retained,
   Not available.
- 2. Standby with SRAM2a Retention mode only.
- 3. Flash memory programming only possible in Run, not in Low Power Run.
- 4. The Flash memory can be configured in Power-down mode. By default, it is not in Power-down Run.
- 5. The SRAM clock can be gated on or off.
- 6. SRAM2a content is preserved when the bit RRS is set in PWR\_CR3 register.
- Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by
  the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not
  need it anymore.
- 8. The HSE can be used by the RF subsystem according with the need to perform RF operation (Tx or Rx).
- 9. MSI maximum frequency.
- 10. In case RF will be used and HSE will fail.
- 11. UART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame
- 12. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match.
- 13. I/Os can be configured with internal pull-up, pull-down or floating in Standby mode.
- 14. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode.



## Table 6. STM32WB50CG modes overview

|   | Mode   | Regulator | CPU1 | Flash             | SRAM              | Clocks                                                       | DMA and Peripherals                                                                                                     | Wakeup source                                                                               | Consumption <sup>(1)</sup>       | Wakeup time |
|---|--------|-----------|------|-------------------|-------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------|-------------|
|   | Run    | MR        | Yes  | ON <sup>(2)</sup> | ON                | Any                                                          | All                                                                                                                     | N/A                                                                                         | 107 μA/MHz                       | N/A         |
| ı | LPRun  | LPR       | Yes  | ON <sup>(2)</sup> | ON                | Any<br>except<br>PLL                                         | All except RF, RNG                                                                                                      | N/A                                                                                         | 103 μA/MHz                       | 15.33 µs    |
|   | Sleep  | MR        | No   | ON <sup>(2)</sup> | ON <sup>(3)</sup> | Any                                                          | All                                                                                                                     | Any interrupt or event                                                                      | 41 µA/MHz                        | 9 cycles    |
| L | PSleep | LPR       | No   | ON <sup>(2)</sup> | ON <sup>(3)</sup> | Any<br>except<br>PLL                                         | All except RF, RNG                                                                                                      | Any interrupt<br>or event                                                                   | 45 μA/MHz                        | 9 cycles    |
|   | Stop 0 | MR        | No   | OFF               | ON                | LSE,<br>LSI,<br>HSE <sup>(4)</sup> ,<br>HSI16 <sup>(5)</sup> | RF, BOR, PVD, PVM RTC, IWDG USART1 <sup>(6)</sup> I2C1 <sup>(7)</sup> LPTIMx (x=1, 2) All other peripherals are frozen. | Reset pin, all I/Os,<br>RF, BOR, PVD, PVM<br>RTC, IWDG<br>USART1<br>I2C1<br>LPTIMx (x=1, 2) | 105 μΑ                           | 1.7 μs      |
|   | Stop 1 | LPR       | No   | OFF               | ON                | LSE,<br>LSI,<br>HSE <sup>(4)</sup> ,<br>HSI16 <sup>(5)</sup> | RF, BOR, PVD, PVM RTC, IWDG USART1 <sup>(6)</sup> I2C1 <sup>(7)</sup> LPTIMx (x=1, 2) All other peripherals are frozen. | Reset pin, all I/Os<br>RF, BOR, PVD, PVM<br>RTC, IWDG<br>USART1<br>I2C1<br>LPTIMx (x=1, 2)  | 9.25 μA w/o RTC<br>9.45 μA w RTC | 4.7 μs      |
| ; | Stop 2 | LPR       | No   | OFF               | ON                | LSE,<br>LSI                                                  | RF, BOR, PVD, PVM<br>RTC, IWDG<br>LPTIM1<br>All other peripherals are frozen.                                           | RF, BOR, PVD, PVM RTC, IWDG LPTIM1  Reset pin, all I/Os RF, BOR, PVD, PVM RTC, IWDG         |                                  | 5.71 μs     |

| Mode     | Regulator | CPU1                                                      | Flash                                              | SRAM | Clocks                          | DMA and Peripherals                                                                                                | Wakeup source                                   | Consumption <sup>(1)</sup>          | Wakeup time |
|----------|-----------|-----------------------------------------------------------|----------------------------------------------------|------|---------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------|-------------|
| Q        | LPR       | ON <sup>(o)</sup> ISE All other peripherals are RF, Reset | All other peripherals are RF, Reset pin 0.6 µA w I |      | 0.32 μA w/o RTC<br>0.6 μA w RTC |                                                                                                                    |                                                 |                                     |             |
| Standby  | Standby   | No                                                        | OFF                                                | OFF  | LSI                             | powered off.  I/O configuration can be floating, pull-up or pull-down                                              | 2 I/Os (WKUPx) <sup>(9)</sup><br>BOR, RTC, IWDG | 0.11 μA w/o RTC<br>0.39 μA w RTC    | 51 µs       |
| Shutdown | OFF       | No                                                        | OFF                                                | OFF  | LSE                             | RTC All other peripherals are powered off. I/O configuration can be floating, pull-up or pull-down <sup>(10)</sup> | 2 I/Os (WKUPx) <sup>(9)</sup> ,<br>RTC          | 0.028 μA w/o RTC<br>0.315 μA w/ RTC | -           |

- 1. Typical current at  $V_{DD}$  = 2.4 V, 25 °C. for STOPx, SHUTDOWN and Standby, else  $V_{DD}$  = 3.3 V, 25 °C.
- 2. The Flash memory controller can be placed in power-down mode if the RF subsystem is not in use and all the program is run from the SRAM.
- 3. The SRAM1 and SRAM2 clocks can be gated off independently.
- 4. HSE (32 MHz) automatically used when RF activity is needed by the RF subsystem.
- 5. HSI16 (16 MHz) automatically used by some peripherals.
- 6. U(S)ART reception is functional in Stop mode, and generates a wakeup interrupt on Start, Address match or Received frame event.
- 7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match.
- 8. SRAM1 and SRAM2b are OFF.
- 9. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PA2.
- 10. I/Os can be configured with internal pull-up, pull-down or floating but the configuration is lost immediately when exiting the Shutdown mode.

#### 3.7.5 Reset mode

In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O Schmitt trigger is disabled). In addition, the internal reset pull-up is deactivated when the reset source is internal.

## 3.8 VBAT operation

The VBAT pin allows to power the device VBAT domain (RTC, LSE and Backup registers) from an external battery, an external supercapacitor, or from  $V_{DD}$  when no external battery nor an external supercapacitor are present. One anti-tamper detection pins is available in VBAT mode.

VBAT operation is automatically activated when V<sub>DD</sub> is not present.

An internal VBAT battery charging circuit is embedded and can be activated when  $V_{\text{DD}}$  is present.

Note: When the microcontroller is supplied only from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation.

### 3.9 Interconnect matrix

Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU1 resources and, consequently, reducing power supply consumption. In addition, these hardware connections allow fast and predictable latency.

Depending on peripherals, these interconnections can operate in Run, Sleep, low-power run and sleep, Stop 0, Stop 1 and Stop 2 modes.

| Source                                     | Destination       | Action                                                             | Run | Sleep | Low-power run | Low-power | Stop 0 / Stop 1 | Stop 2           |
|--------------------------------------------|-------------------|--------------------------------------------------------------------|-----|-------|---------------|-----------|-----------------|------------------|
|                                            | TIMx              | Timers synchronization or chaining                                 | Υ   | Υ     | Υ             | Υ         | -               | -                |
| TIMx                                       | ADC1              | Conversion triggers                                                | Υ   | Υ     | Υ             | Υ         | -               | 1                |
|                                            | DMA               | Memory to memory transfer trigger                                  | Υ   | Υ     | Υ             | Υ         | -               | -                |
| ADC                                        | TIM1              | Timer triggered by analog watchdog                                 | Υ   | Υ     | Υ             | Υ         | -               | -                |
|                                            | TIM16             | Timer input channel from RTC events                                | Υ   | Υ     | Υ             | Υ         | -               | -                |
| RTC                                        | LPTIMERx          | Low-power timer triggered by RTC alarms or tamper                  | Υ   | Υ     | Y             | Y         | Υ               | Y <sup>(1)</sup> |
| All clocks sources (internal and external) | TIM2<br>TIM16, 17 | Clock source used as input channel for RC measurement and trimming | Υ   | Y     | Y             | Y         | -               | 1                |

Table 7. STM32WB50CG CPU1 peripherals interconnect matrix

Table 7. STM32WB50CG CPU1 peripherals interconnect matrix (continued)

| Source                                                                | Destination      | Action                      | Run | Sleep | Low-power run | Low-power | Stop 0 / Stop 1 | Stop 2           |
|-----------------------------------------------------------------------|------------------|-----------------------------|-----|-------|---------------|-----------|-----------------|------------------|
| CSS CPU (hard fault) SRAM (parity error) Flash memory (ECC error) PVD | TIM1<br>TIM16,17 | Timer break                 | Y   | Υ     | <b>Y</b>      | Υ         | -               | -                |
|                                                                       | TIMx             | External trigger            | Υ   | Υ     | Υ             | Υ         | -               | -                |
| GPIO                                                                  | LPTIMERx         | External trigger            | Υ   | Υ     | Υ             | Υ         | Υ               | Y <sup>(1)</sup> |
|                                                                       | ADC1             | Conversion external trigger | Υ   | Υ     | Υ             | Υ         | -               | -                |

<sup>1.</sup> LPTIM1 only.

## 3.10 Clocks and startup

The STM32WB50CG device integrates many sources of clocks:

- LSE: 32.768KHz external oscillator, for accurate RTC and calibration with other embedded RC oscillators
- LSI1: 32 KHz on-chip low-consumption RC oscillator
- LSI2: almost 32 KHz on-chip high-stability RC oscillator, used by the RF subsystem
- HSE: high quality 32 MHz external oscillator with trimming, needed by the RF subsystem
- HSI16: 16 MHz high accuracy on-chip RC oscillator
- MSI: 100 KHz to 48 MHz multiple speed on-chip low power oscillator, can be trimmed using the LSE signal
- HSI48: 48 MHz on-chip RC oscillator

The clock controller (see *Figure 6*) distributes the clocks coming from the different oscillators to the core and the peripherals including the RF subsystem. It also manages clock gating for low power modes and ensures clock robustness. It features:

- Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler
- **Safe clock switching:** clock sources can be changed safely on the fly in run mode through a configuration register.
- **Clock management:** to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- System clock source: four different clock sources can be used to drive the master clock SYSCLK:
  - 16 MHz high-speed internal RC oscillator (HSI16), trimmable by software, that can supply a PLL
  - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate
     12 frequencies from 100 kHz to 48 MHz. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than ±0.25% accuracy. The MSI can supply a PLL.
  - System PLL that can be fed by HSE, HSI16 or MSI, with a maximum frequency of 64 MHz.
- Auxiliary clock source: two ultralow-power clock sources that can be used to drive the real-time clock:
  - 32.768 kHz low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock.
  - 32 kHz low-speed internal RC (LSI), also used to drive the independent watchdog.
     The LSI clock accuracy is ±5%. The LSI source can be either the LSI1 or the LSI2 on-chip oscillator.
- **Peripheral clock sources:** Several peripherals (RNG, USARTs, I2C, LPTimers, ADC) have their own independent clock whatever the system clock. One PLL, each having

57

DS13047 Rev 1 33/120

three independent outputs allowing the highest flexibility, can generate independent clocks for the ADC and the RNG.

- **Startup clock:** after reset, the microcontroller restarts by default with an internal 4 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- Clock security system (CSS): this feature can be enabled by software. If an HSE
  clock failure occurs, the master clock is automatically switched to HSI16 and a software
  interrupt is generated if enabled. LSE failure can also be detected and an interrupt
  generated.
- Clock-out capability:
  - MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application. Low frequency clocks (LSIx, LSE) are available down to Stop 1 low power state.
  - LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes down to Standby.

Several prescalers allow the user to configure the AHB frequencies, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 64 MHz.



#### Figure 6. Clock tree

## 3.11 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. Fast I/O toggling can be achieved thanks to their mapping on the AHB2 bus.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

577

DS13047 Rev 1 35/120

## 3.12 Direct memory access controller (DMA)

The device embeds one DMA. Refer to *Table 8: DMA implementation* for the features implementation.

Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations.

The DMA controller has 7 channels in total, a full cross matrix allows any peripheral to be mapped on any of the available DMA channels. Each has an arbiter for handling the priority between DMA requests.

#### The DMA supports:

- 7 independently configurable channels (requests)
- A full cross matrix between peripherals and all 7 channels exist. There is also a HW trigger possibility through the DMAMUX
- Priorities between requests from channels of the DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, etc.)
- Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size.
- Support for circular buffer management
- 3 event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel
- Memory-to-memory transfer
- Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers
- Access to Flash, SRAM, APB and AHB peripherals as source and destination
- Programmable number of data to be transferred: up to 65536.

**Table 8. DMA implementation** 

| DMA features               | DMA1 |  |  |  |
|----------------------------|------|--|--|--|
| Number of regular channels | 7    |  |  |  |

A DMAMUX block makes it possible to route any peripheral source to any DMA channel.

## 3.13 Interrupts and events

## 3.13.1 Nested vectored interrupt controller (NVIC)

The device embeds a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 63 maskable interrupt channels plus the 16 interrupt lines of the Cortex®-M4 with FPU.



STM32WB50CG Functional overview

The NVIC benefits are the following:

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency.

#### 3.13.2 Extended Interrupts and Events Controller (EXTI)

The Extended Interrupts and Events Controller (EXTI) manages wakeup through configurable and direct event inputs. It provides wake-up requests to the Power Control, and generates interrupt requests to the CPUx NVIC and events to the CPUx event input.

Configurable events/interrupt come from peripherals able to generate a pulse and allow to select the Event/Interrupt trigger edge and/or a SW trigger

Direct events/interrupt are coming from peripherals having their own clearing mechanism.

## 3.14 Analog to digital converter (ADC)

The device embeds a successive approximation analog-to-digital converter with the following features:

- 12-bit native resolution, with built-in calibration
- up to 16-bit resolution with 64 decimation ratio
- 2.13 Msps maximum conversion rate with full resolution
  - Down to 78 ns sampling time
  - Increased conversion rate for lower resolution (up to 3.55 Msps for 6-bit resolution)
- Up to 10 external channels and three internal channels: internal reference voltages, temperature sensor
- Single-ended and differential mode inputs
- Low-power design
  - Capable of low-current operation at low conversion rate (consumption decreases linearly with speed)
  - Dual clock domain architecture: ADC speed independent from CPU frequency
- Highly versatile digital interface
  - Single-shot or continuous/discontinuous sequencer-based scan mode: two groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions
  - The ADC supports multiple trigger inputs for synchronization with on-chip timers and external signals
  - Results stored into three data register or in SRAM with DMA controller support

577

DS13047 Rev 1 37/120

Functional overview STM32WB50CG

Data pre-processing: left/right alignment and per channel offset compensation

- Built-in oversampling unit for enhanced SNR
- Channel-wise programmable sampling time
- Three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers
- Hardware assistant to prepare the context of the injected channels to allow fast context switching

#### 3.14.1 Temperature sensor

The temperature sensor (TS) generates a voltage V<sub>TS</sub> that varies linearly with temperature.

The temperature sensor is internally connected to the ADC1\_IN17 input channel, which is used to convert the sensor output voltage into a digital value.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

Calibration value name

Description

Memory address

TS\_CAL1

TS\_CAL1

TS\_CAL1

TS\_CAL1

TS\_CAL1

TS\_CAL1

Description

Memory address

0x1FFF 75A8 - 0x1FFF 75A9

VDDA = VREF+ = 3.0 V (± 10 mV)

Table 9. Temperature sensor calibration values

#### 3.14.2 Internal voltage reference (V<sub>REFINT</sub>)

The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC. VREFINT is internally connected to the ADC1\_IN0 input channel. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode.

| Calibration value name | Description                                                                  | Memory address            |
|------------------------|------------------------------------------------------------------------------|---------------------------|
| VREFINT                | Raw data acquired at a temperature of 30 °C (± 5 °C), VDDA = 3.6 V (± 10 mV) | 0x1FFF 75AA - 0x1FFF 75AB |

Table 10. Internal voltage reference calibration values

## 3.15 True random number generator (RNG)

The device embeds a true RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

## 3.16 Timers and watchdogs

The STM32WB50CG includes one advanced 16-bit timer, one general-purpose 32-bit timer, two 16-bit basic timers, two low-power timers, two watchdog timers and a SysTick timer. *Table 11* compares the features of the advanced control, general purpose and basic timers.



STM32WB50CG Functional overview

| Timer<br>type    | Timer            | Counter resolution | Counter type         | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs |
|------------------|------------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------|
| Advanced control | TIM1             | 16-bits            | Up, down,<br>Up/down |                                       |                              | 4                               | 3                     |
| General purpose  | TIM2             | 32-bits            | Up, down,<br>Up/down |                                       | Yes                          | 4                               | No                    |
| General purpose  | TIM16            | 16-bits            | Up                   | Any integer<br>between 1<br>and 65536 |                              | 2                               | 1                     |
| General purpose  | TIM17            | 16-bits            | Up                   |                                       |                              | 2                               | 1                     |
| Low power        | LPTIM1<br>LPTIM2 | 16-bits            | Up                   |                                       |                              | 1                               | 1                     |

Table 11. Timer features

#### 3.16.1 Advanced-control timer (TIM1)

The advanced-control timer can be seen as a three-phase PWM multiplexed on six channels. They have complementary PWM outputs with programmable inserted dead-times. They can also be seen as complete general-purpose timers. The four independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes) with full modulation capability (0-100%)
- One-pulse mode output

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs.

Many features are shared with those of the general-purpose TIMx timers (described in Section 3.16.2) using the same architecture, so the advanced-control timers can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

#### 3.16.2 General-purpose timers (TIM2, TIM16, TIM17)

There are up to three synchronizable general-purpose timers embedded in the STM32WB50CG (see *Table 11* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

- TIM2
  - Full-featured general-purpose timer
  - Features four independent channels for input capture/output compare, PWM or one-pulse mode output. Can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining.
  - The counter can be frozen in debug mode.
  - Independent DMA request generation, support of quadrature encoders.
- TIM16 and TIM17



Functional overview STM32WB50CG

- General-purpose timers with mid-range features:
- 16-bit auto-reload upcounters and 16-bit prescalers.
- 1 channel and 1 complementary channel
- All channels can be used for input capture/output compare, PWM or one-pulse mode output.
- The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation.
- The counters can be frozen in debug mode

#### 3.16.3 Low-power timer (LPTIM1 and LPTIM2)

The device embeds two low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSIx or by an external clock. They are able to wakeup the system from Stop mode.

LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes.

LPTIM2 is active in Stop 0 and Stop 1 mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous/ one shot mode
- Selectable software/hardware input trigger
- Selectable clock source
  - Internal clock sources: LSE, either LSI1 or LSI2, HSI16 or APB clock
  - External clock source over LPTIM input (working even with no internal clock source running, used by pulse counter application).
- Programmable digital glitch filter
- Encoder mode (LPTIM1 only)

#### 3.16.4 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

#### 3.16.5 System window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.



STM32WB50CG Functional overview

#### 3.16.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

### 3.17 Real-time clock (RTC) and backup registers

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- Automatic correction for 28, 29 (leap year), 30, and 31 days of the month
- Two programmable alarms
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision
- Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy
- One anti-tamper detection pin with programmable filter
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode
- 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period.

The RTC and the 20 backup registers are supplied through a switch that takes power either from the  $V_{DD}$  supply (when present) or from the VBAT pin.

The backup registers are 32-bit registers used to store 80 bytes of user application data when  $V_{DD}$  power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode.

The RTC clock sources can be:

- A 32.768 kHz external crystal (LSE)
- An external resonator or oscillator (LSE)
- One of the internal low power RC oscillators (LSI1 or LSI2, with typical frequency of 32 kHz)
- The high-speed external clock (HSE) divided by 32

The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by one of the LSIs, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode.

All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes.



DS13047 Rev 1 41/120

Functional overview STM32WB50CG

## 3.18 Inter-integrated circuit interface (I2C)

The device embeds one I2C. Refer to *Table 12* for the features implementation.

The  $I^2C$  bus interface handles communications between the microcontroller and the serial  $I^2C$  bus. It controls all  $I^2C$  bus-specific sequencing, protocol, arbitration and timing.

The I2C peripheral supports:

- I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility:
  - Slave and master modes, multimaster capability
  - Standard-mode (Sm), with a bitrate up to 100 kbit/s
  - Fast-mode (Fm), with a bitrate up to 400 kbit/s
  - Fast-mode Plus (Fm+), with a bitrate up to 1 Mbit/s and 20 mA output drive I/Os
  - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses
  - Programmable setup and hold times
  - Optional clock stretching
- System Management Bus (SMBus) specification rev 2.0 compatibility:
  - Hardware PEC (Packet Error Checking) generation and verification with ACK control
  - Address resolution protocol (ARP) support
  - SMBus alert
- Power System Management Protocol (PMBus<sup>TM</sup>) specification rev 1.1 compatibility
- Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming. Refer to Figure 6: Clock tree.
- Wakeup from Stop mode on address match
- Programmable analog and digital noise filters
- 1-byte buffer with DMA capability

Table 12. I2C implementation

| I2C features <sup>(1)</sup>                                 | I2C1 |
|-------------------------------------------------------------|------|
| Standard-mode (up to 100 kbit/s)                            | X    |
| Fast-mode (up to 400 kbit/s)                                | X    |
| Fast-mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | X    |
| Programmable analog and digital noise filters               | X    |
| SMBus/PMBus hardware support                                | X    |
| Independent clock                                           | X    |
| Wakeup from Stop 0 / Stop 1 mode on address match           | X    |
| Wakeup from Stop 2 mode on address match                    | -    |

<sup>1.</sup> X: supported

STM32WB50CG Functional overview

# 3.19 Universal synchronous/asynchronous receiver transmitter (USART)

The STM32WB50CG device features one universal synchronous receiver transmitter.

This interface provides asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and has LIN Master/Slave capability. It provides hardware management of the CTS and RTS signals, and RS485 Driver Enable.

The USART is able to communicate at speeds of up to 4 Mbit/s, and also provides Smart Card mode (ISO 7816 compliant) and SPI-like communication capability.

The USART supports synchronous operation (SPI mode), and can be used as an SPI master.

The USART has a clock domain independent from the CPU clock, allowing the it to wake up the MCU from Stop mode using baudrates up to 200 Kbaud. The wake up events from Stop mode are programmable and can be:

- Start bit detection
- Any received data frame
- A specific programmed data frame

The USART interface can be served by the DMA controller.

## 3.20 Serial peripheral interface (SPI1)

The SPI interface allows communication up to 32 Mbit/s in master and up to 24 Mbit/s in slave modes, in half-duplex, full-duplex and simplex modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interface supports NSS pulse mode, TI mode and Hardware CRC calculation.

The SPI interface can be served by the DMA controller.



DS13047 Rev 1 43/120

Functional overview STM32WB50CG

## 3.21 Development support

### 3.21.1 Serial wire JTAG debug port (SWJ-DP)

The Arm® SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using only two pins instead of the five required by the JTAG (JTAG pins can then be reused as GPIOs with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

## 4 Pinouts and pin description

48 47 46 45 44 43 42 41 40 40 40 33 33 33 33 ☐ PA10 VBAT [ 35 \ VDD PC14-OSC32\_IN 34 🗆 VDD PC15-OSC32\_OUT PH3-BOOT0 33 🗖 VDD □ vss PB8 PB9 31 🗖 VDD QFP48 NRST [ 30 PE4 29 PB1 28 PB0 VDDA [ PA0 27 🗖 AT1 PA1 🗆 10 PA2 🔲 11 26 AT0 PA4 [13 PA5 [14 PA6 [15 PA7 [16 PA8 [17 PA9 [18 VDD [20 VDD [21 VSSRF [22 VDDRF [23 VDDRF [23 PA3 🗆 12 25 OSC\_IN MSv63017V1

Figure 7. STM32WB50CG UFQFPN48 pinout<sup>(1)(2)</sup>

- 1. The above figure shows the package top view.
- 2. The exposed pad must be connected to ground plane.



DS13047 Rev 1 45/120

Table 13. Legend/abbreviations used in the pinout table

| Na        | me                   | Abbreviation                                                                                                                          | Definition                                                                                     |  |  |  |  |  |
|-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin ı     | name                 | Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name |                                                                                                |  |  |  |  |  |
|           |                      | S                                                                                                                                     | Supply pin                                                                                     |  |  |  |  |  |
| Pin       | type                 | I                                                                                                                                     | Input only pin                                                                                 |  |  |  |  |  |
|           |                      | I/O                                                                                                                                   | Input / output pin                                                                             |  |  |  |  |  |
|           |                      | FT                                                                                                                                    | 5 V tolerant I/O                                                                               |  |  |  |  |  |
|           |                      | TT 3.6 V tolerant I/O                                                                                                                 |                                                                                                |  |  |  |  |  |
|           |                      | RF RF I/O                                                                                                                             |                                                                                                |  |  |  |  |  |
| I/O sti   | ructure              | RST Bidirectional reset pin with weak pull-up resistor                                                                                |                                                                                                |  |  |  |  |  |
|           |                      | Option for TT or FT I/Os                                                                                                              |                                                                                                |  |  |  |  |  |
|           |                      | _f <sup>(1)</sup>                                                                                                                     | I/O, Fm+ capable                                                                               |  |  |  |  |  |
|           |                      | _a <sup>(2)</sup>                                                                                                                     | I/O, with Analog switch function supplied by V <sub>DDA</sub>                                  |  |  |  |  |  |
| No        | otes                 | Unless otherwise sp                                                                                                                   | nless otherwise specified by a note, all I/Os are set as analog inputs during and after reset. |  |  |  |  |  |
| Pin       | Alternate functions  | Functions selected                                                                                                                    | Functions selected through GPIOx_AFR registers                                                 |  |  |  |  |  |
| functions | Additional functions | Functions directly s                                                                                                                  | elected/enabled through peripheral registers                                                   |  |  |  |  |  |

<sup>1.</sup> The related I/O structures in *Table 14* are: FT\_f, FT\_fa.

Table 14. STM32WB50CG pin and ball definitions

| UFQFPN48 Pin number | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes      | Alternate functions                                | Additional functions |
|---------------------|---------------------------------------|----------|----------------|------------|----------------------------------------------------|----------------------|
| 1                   | VBAT                                  | S        | -              | -          | -                                                  | -                    |
| 2                   | PC14-<br>OSC32_IN                     | I/O      | FT             | (1)<br>(2) | CM4_EVENTOUT                                       | OSC32_IN             |
| 3                   | PC15-<br>OSC32_OUT                    | I/O      | FT             | (1)<br>(2) | CM4_EVENTOUT                                       | OSC32_OUT            |
| 4                   | PH3-BOOT0                             | I/O      | FT             | -          | CM4_EVENTOUT, LSCO                                 | -                    |
| 5                   | PB8                                   | I/O      | FT_f           | -          | TIM1_CH2N, I2C1_SCL,<br>TIM16_CH1,<br>CM4_EVENTOUT | -                    |



<sup>2.</sup> The related I/O structures in *Table 14* are: FT\_a, FT\_fa, TT\_a.

Table 14. STM32WB50CG pin and ball definitions (continued)

| Pin name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |                 |          |                |       | OG pili aliu bali delilililolis |                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------|----------|----------------|-------|---------------------------------|----------------------|
| 6         PB9         I/O         FT_fa         - IR_OUT, TIM17_CH1, CM4_EVENTOUT         -         -           7         NRST         I/O         RST         -         -         -         -           8         VDDA         S         -         (3)         -         -         -           9         PA0         I/O         FT_a         -         TIM2_CH1, TIM2_ETR, CM4_EVENTOUT         ADC1_IN6           10         PA1         I/O         FT_a         -         TIM2_CH2, I2C1_SMBA, SPI1_SCK, CM4_EVENTOUT         ADC1_IN6           11         PA2         I/O         FT_a         -         LSCO, TIM2_CH3, CM4_EVENTOUT         ADC1_IN6           12         PA3         I/O         FT_a         -         TIM2_CH4, CM4_EVENTOUT         ADC1_IN8           13         PA4         I/O         FT_a         -         TIM2_CH1, TIM2_ETR, SPI1_MS_OUT, CM4_EVENTOUT         ADC1_IN9           14         PA5         I/O         FT_a         -         TIM1_BKIN, SPI1_MISO, TIM1_CH1, CM4_EVENTOUT         ADC1_IN10           15         PA6         I/O         FT_fa         -         TIM1_CH1, SPI1_MOSI, TIM1_CH1, CM4_EVENTOUT         ADC1_IN15           16         PA7         I/O |    | (function after | Pin type | I/O structures | Notes | Alternate functions             | Additional functions |
| 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6  | PB9             | I/O      | FT_fa          | -     | IR_OUT, TIM17_CH1,              | -                    |
| 9 PA0    //O FT_a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7  | NRST            | I/O      | RST            | -     | -                               | -                    |
| 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8  | VDDA            | S        | -              | (3)   | -                               | -                    |
| PAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 9  | PA0             | I/O      | FT_a           | -     |                                 |                      |
| PA2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10 | PA1             | I/O      | FT_a           | -     |                                 | ADC1_IN6             |
| 13 PA4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 11 | PA2             | I/O      | FT_a           | -     |                                 | ADC1_IN7, WKUP4      |
| 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 12 | PA3             | I/O      | FT_a           | -     | TIM2_CH4, CM4_EVENTOUT          | ADC1_IN8             |
| 14       PA5       I/O       FT_a       -       SPI1_SCK, LPTIM2_ETR, CM4_EVENTOUT       ADC1_IN10         15       PA6       I/O       FT_a       -       TIM1_BKIN, SPI1_MISO, TIM16_CH1, CM4_EVENTOUT       ADC1_IN11         16       PA7       I/O       FT_fa       -       TIM1_CH1N, SPI1_MOSI, TIM17_CH1, CM4_EVENTOUT       ADC1_IN12         17       PA8       I/O       FT_a       -       MCO, TIM1_CH1, USART1_CK, LPTIM2_OUT, CM4_EVENTOUT       ADC1_IN15         18       PA9       I/O       FT_fa       -       TIM1_CH2, I2C1_SCL, USART1_TX, CM4_EVENTOUT       ADC1_IN16         19       PB2       I/O       FT_a       -       RTC_OUT, LPTIM1_OUT, SPI1_NSS, CM4_EVENTOUT       -         20       VDD       S       -       -       -       -         21       RF1       I/O       RF       (4)       -       -       -         22       VSSRF       S       -       -       -       -       -                                                                                                                                                                                                                                                                                               | 13 | PA4             | I/O      | FT_a           | -     |                                 | ADC1_IN9             |
| 15       PA6       I/O       FT_a       -       TIM16_CH1, CM4_EVENTOUT       ADC1_IN11         16       PA7       I/O       FT_fa       -       TIM1_CH1N, SPI1_MOSI, TIM17_CH1, CM4_EVENTOUT       ADC1_IN12         17       PA8       I/O       FT_a       -       MCO, TIM1_CH1, USART1_CK, LPTIM2_OUT, CM4_EVENTOUT       ADC1_IN15         18       PA9       I/O       FT_fa       -       TIM1_CH2, I2C1_SCL, USART1_TX, CM4_EVENTOUT       ADC1_IN16         19       PB2       I/O       FT_a       -       RTC_OUT, LPTIM1_OUT, SPI1_NSS, CM4_EVENTOUT       -         20       VDD       S       -       -       -       -         21       RF1       I/O       RF       (4)       -       -       -         22       VSSRF       S       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                        | 14 | PA5             | I/O      | FT_a           | -     | SPI1_SCK, LPTIM2_ETR,           | ADC1_IN10            |
| 16       PA7       I/O       FT_fa       -       TIM17_CH1, CM4_EVENTOUT       ADC1_IN12         17       PA8       I/O       FT_a       -       MCO, TIM1_CH1, USART1_CK, LPTIM2_OUT, CM4_EVENTOUT       ADC1_IN15         18       PA9       I/O       FT_fa       -       TIM1_CH2, I2C1_SCL, USART1_TX, CM4_EVENTOUT       ADC1_IN16         19       PB2       I/O       FT_a       -       RTC_OUT, LPTIM1_OUT, SPI1_NSS, CM4_EVENTOUT       -         20       VDD       S       -       -       -       -         21       RF1       I/O       RF       (4)       -       -       -         22       VSSRF       S       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15 | PA6             | I/O      | FT_a           | -     | TIM16_CH1,                      | ADC1_IN11            |
| 17       PA8       I/O       FT_a       -       USART1_CK, LPTIM2_OUT, CM4_EVENTOUT       ADC1_IN15         18       PA9       I/O       FT_fa       -       TIM1_CH2, I2C1_SCL, USART1_TX, CM4_EVENTOUT       ADC1_IN16         19       PB2       I/O       FT_a       -       RTC_OUT, LPTIM1_OUT, SPI1_NSS, CM4_EVENTOUT       -         20       VDD       S       -       -       -       -         21       RF1       I/O       RF       (4)       -       -       -         22       VSSRF       S       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 16 | PA7             | I/O      | FT_fa          | -     | TIM17_CH1,                      | ADC1_IN12            |
| 18       PA9       I/O       FT_fa       - USART1_TX, CM4_EVENTOUT       ADC1_IN16         19       PB2       I/O       FT_a       - RTC_OUT, LPTIM1_OUT, SPI1_NSS, CM4_EVENTOUT       -         20       VDD       S        -       -         21       RF1       I/O       RF       (4)       -       -         22       VSSRF       S       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17 | PA8             | I/O      | FT_a           | -     | USART1_CK, LPTIM2_OUT,          | ADC1_IN15            |
| 19 PB2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 18 | PA9             | I/O      | FT_fa          | -     | USART1_TX,                      | ADC1_IN16            |
| 21 RF1 I/O RF <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 19 | PB2             | I/O      | FT_a           | -     |                                 | -                    |
| 22 VSSRF S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20 | VDD             | S        | -              | -     | -                               | -                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 21 | RF1             | I/O      | RF             | (4)   | -                               | -                    |
| 23 VDDRF S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 22 | VSSRF           | S        | -              | _     | -                               | -                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 23 | VDDRF           | S        | -              | -     | -                               | -                    |



DS13047 Rev 1 47/120

Table 14. STM32WB50CG pin and ball definitions (continued)

| _                   |                                       | •        |                |       | ICG pin and ball definitions                                         | (continuou)          |
|---------------------|---------------------------------------|----------|----------------|-------|----------------------------------------------------------------------|----------------------|
| UFQFPN48 Pin number | Pin name<br>(function after<br>reset) | Pin type | I/O structures | Notes | Alternate functions                                                  | Additional functions |
| <u></u>             |                                       |          |                |       |                                                                      |                      |
| 24                  | OSC_OUT                               | 0        | RF             | (5)   | -                                                                    | -                    |
| 25                  | OSC_IN                                | I        | RF             | (5)   | -                                                                    | -                    |
| 26                  | AT0                                   | 0        | RF             | (6)   | -                                                                    | -                    |
| 27                  | AT1                                   | 0        | RF             | (6)   | -                                                                    | -                    |
| 28                  | PB0                                   | I/O      | TT             | (7)   | CM4_EVENTOUT,<br>EXT_PA_TX                                           | -                    |
| 29                  | PB1                                   | I/O      | TT             | (7)   | LPTIM2_IN1,<br>CM4_EVENTOUT                                          | -                    |
| 30                  | PE4                                   | I/O      | FT             | -     | CM4_EVENTOUT                                                         | -                    |
| 31                  | VDD                                   | S        | -              | -     | -                                                                    | -                    |
| 32                  | VSS                                   | S        | -              | -     | -                                                                    | -                    |
| 33                  | VDD                                   | S        | -              | -     | -                                                                    | -                    |
| 34                  | VDD                                   | S        | -              | -     | -                                                                    | -                    |
| 35                  | VDD                                   | S        | -              | -     | -                                                                    | -                    |
| 36                  | PA10                                  | I/O      | FT_f           | -     | TIM1_CH3, I2C1_SDA,<br>USART1_RX, TIM17_BKIN,<br>CM4_EVENTOUT        | -                    |
| 37                  | PA11                                  | I/O      | FT             | -     | TIM1_CH4, TIM1_BKIN2,<br>SPI1_MISO, USART1_CTS,<br>CM4_EVENTOUT      | -                    |
| 38                  | PA12                                  | I/O      | FT             | -     | TIM1_ETR, SPI1_MOSI,<br>USART1_RTS,<br>CM4_EVENTOUT                  | -                    |
| 39                  | PA13<br>(JTMS_SWDIO)                  | I/O      | FT             | (8)   | JTMS-SWDIO, IR_OUT,<br>CM4_EVENTOUT                                  | -                    |
| 40                  | VDD                                   | S        | -              | -     | -                                                                    | -                    |
| 41                  | PA14<br>(JTCK_SWCLK)                  | I/O      | FT             | (8)   | JTCK-SWCLK, LPTIM1_OUT,<br>I2C1_SMBA,<br>CM4_EVENTOUT                | -                    |
| 42                  | PA15<br>(JTDI)                        | I/O      | FT             | (8)   | JTDI, TIM2_CH1, TIM2_ETR,<br>SPI1_NSS, CM4_EVENTOUT                  | -                    |
| 43                  | PB3<br>(JTDO)                         | I/O      | FT_a           | (8)   | JTDO-TRACESWO,<br>TIM2_CH2, SPI1_SCK,<br>USART1_RTS,<br>CM4_EVENTOUT | -                    |

|                     |                                       |         |       |     |                                                                                | ( /                  |
|---------------------|---------------------------------------|---------|-------|-----|--------------------------------------------------------------------------------|----------------------|
| UFQFPN48 Pin number | Pin name<br>(function after<br>reset) | Pin tyl |       |     | Alternate functions                                                            | Additional functions |
| 44                  | PB4<br>(NJTRST)                       | I/O     | FT_a  | (8) | NJTRST, SPI1_MISO,<br>USART1_CTS, TIM17_BKIN,<br>CM4_EVENTOUT                  | -                    |
| 45                  | PB5                                   | I/O     | FT    | -   | LPTIM1_IN1, I2C1_SMBA,<br>SPI1_MOSI, USART1_CK,<br>TIM16_BKIN,<br>CM4_EVENTOUT | -                    |
| 46                  | PB6                                   | I/O     | FT_fa | -   | LPTIM1_ETR, I2C1_SCL,<br>USART1_TX, TIM16_CH1N,<br>MCO, CM4_EVENTOUT           | -                    |
| 47                  | PB7                                   | I/O     | FT_fa | -   | LPTIM1_IN2, TIM1_BKIN,<br>I2C1_SDA, USART1_RX,<br>TIM17_CH1N,<br>CM4_EVENTOUT  | PVD_IN               |
| 48                  | VDD                                   | S       | -     | -   | -                                                                              | -                    |

Table 14. STM32WB50CG pin and ball definitions (continued)

- PC14 and PC15 are supplied through the power switch. As this switch only sinks a limited amount of current (3 mA), the use of the PC14 and PC15 GPIOs in output mode is limited:

   the speed should not exceed 2 MHz with a maximum load of 30 pF
   these GPIOs must not be used as current sources (e.g. to drive an LED).
- 2. After a Backup domain power-up, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers that are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the reference manual RM0351, available on www.st.com.
- 3. On UFQFPN48 VDDA is connected to VREF+.
- 4. RF pin, use the nominal PCB layout.
- 5. 32 MHz oscillator pins, use the nominal PCB layout according to reference design (see AN5165).
- 6. Reserved for production, must be kept unconnected.
- 7. High frequency (above 100 kHz) may impact the RF performances.
- After reset, these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13 and PB4 pins and the internal pull-down on PA14 pin are activated.

DS13047 Rev 1 49/120

Pinouts and pin description

| Table | 15. | <b>Alternate</b> | functions |
|-------|-----|------------------|-----------|
|-------|-----|------------------|-----------|

|   |      | AF0            | AF1                      | AF2           | AF3  | AF4       | AF5       | AF6 | AF7        | AF8    | AF12       | AF11 | AF14                                | AF15             |
|---|------|----------------|--------------------------|---------------|------|-----------|-----------|-----|------------|--------|------------|------|-------------------------------------|------------------|
| ı | Port | SYS_AF         | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | TIM1 | 12C1      | SPI1      | RF  | USART1     | IR     | TIM1       | -    | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT         |
|   | PA0  | -              | TIM2_CH1                 | -             | -    | -         | -         | -   | -          | -      | -          | -    | TIM2_ETR                            | CM4_<br>EVENTOUT |
|   | PA1  | -              | TIM2_CH2                 | -             | -    | I2C1_SMBA | SPI1_SCK  | -   | -          | -      | -          | -    | -                                   | CM4_<br>EVENTOUT |
|   | PA2  | LSCO           | TIM2_CH3                 | -             | -    | -         | -         | -   | -          | -      | -          | -    | -                                   | CM4_<br>EVENTOUT |
|   | PA3  | 1              | TIM2_CH4                 | -             | -    | -         | -         | -   | -          | -      | -          | 1    | -                                   | CM4_<br>EVENTOUT |
|   | PA4  | 1              | -                        | -             | -    | -         | SPI1_NSS  | ı   | -          | 1      | -          | ı    | LPTIM2_OUT                          | CM4_<br>EVENTOUT |
|   | PA5  | -              | TIM2_CH1                 | TIM2_ETR      | -    | -         | SPI1_SCK  | -   | -          | -      | -          | -    | LPTIM2_ETR                          | CM4_<br>EVENTOUT |
|   | PA6  | -              | TIM1_BKIN                | -             | -    | -         | SPI1_MISO | -   | -          | -      | TIM1_BKIN  | -    | TIM16_CH1                           | CM4_<br>EVENTOUT |
| A | PA7  | 1              | TIM1_CH1N                | -             | -    | -         | SPI1_MOSI | -   | -          | ı      | -          | ı    | TIM17_CH1                           | CM4_<br>EVENTOUT |
|   | PA8  | МСО            | TIM1_CH1                 | -             | -    | -         | -         | -   | USART1_CK  | -      | -          | -    | LPTIM2_OUT                          | CM4_<br>EVENTOUT |
|   | PA9  | -              | TIM1_CH2                 | -             | -    | I2C1_SCL  | -         | -   | USART1_TX  | -      | -          | -    | -                                   | CM4_<br>EVENTOUT |
|   | PA10 | -              | TIM1_CH3                 | -             | -    | I2C1_SDA  | -         | -   | USART1_RX  | -      | -          | -    | TIM17_BKIN                          | CM4_<br>EVENTOUT |
|   | PA11 | -              | TIM1_CH4                 | TIM1_BKIN2    | -    | -         | SPI1_MISO | -   | USART1_CTS | -      | TIM1_BKIN2 | -    | -                                   | CM4_<br>EVENTOUT |
|   | PA12 | -              | TIM1_ETR                 | -             | -    | -         | SPI1_MOSI | -   | USART1_RTS | -      | -          | -    | -                                   | CM4_<br>EVENTOUT |
|   | PA13 | JTMS-<br>SWDIO | -                        | -             | -    | -         | -         | -   | -          | IR_OUT | -          | -    | -                                   | CM4_<br>EVENTOUT |
|   | PA14 | JTCK-<br>SWCLK | LPTIM1_OUT               | -             | -    | I2C1_SMBA | -         | -   | -          | -      | -          | ı    | -                                   | CM4_<br>EVENTOUT |
|   | PA15 | JTDI           | TIM2_CH1                 | TIM2_ETR      | -    | -         | SPI1_NSS  | -   | -          | -      | -          | -    | -                                   | CM4_<br>EVENTOUT |





**Table 15. Alternate functions (continued)** 

|   |      | AF0                   | AF1                      | AF2           | AF3       | AF4       | AF5       | AF6           | AF7        | AF8    | AF12 | AF11 | AF14                                | AF15             |
|---|------|-----------------------|--------------------------|---------------|-----------|-----------|-----------|---------------|------------|--------|------|------|-------------------------------------|------------------|
|   | Port | SYS_AF                | TIM1/<br>TIM2/<br>LPTIM1 | TIM1/<br>TIM2 | TIM1      | I2C1      | SPI1      | RF            | USART1     | IR     | TIM1 | -    | TIM2/<br>TIM16/<br>TIM17/<br>LPTIM2 | EVENTOUT         |
|   | РВ0  | -                     | -                        | -             | -         | -         | -         | EXT_PA<br>_TX | -          | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |
|   | PB1  | -                     | -                        | -             | -         | -         | -         | -             | -          | -      | -    | -    | LPTIM2_IN1                          | CM4_<br>EVENTOUT |
|   | PB2  | RTC_<br>OUT           | LPTIM1_OUT               | -             | -         | -         | SPI1_NSS  | -             | -          | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |
|   | РВ3  | JTDO-<br>TRACE<br>SWO | TIM2_CH2                 | -             | -         | -         | SPI1_SCK  | -             | USART1_RTS | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |
| В | PB4  | NJTRST                | -                        | -             | -         | -         | SPI1_MISO | -             | USART1_CTS | -      | -    | -    | TIM17_BKIN                          | CM4_<br>EVENTOUT |
|   | PB5  | -                     | LPTIM1_IN1               | -             | -         | I2C1_SMBA | SPI1_MOSI | -             | USART1_CK  | -      | -    | -    | TIM16_BKIN                          | CM4_<br>EVENTOUT |
|   | PB6  | MCO                   | LPTIM1_ETR               | -             | -         | I2C1_SCL  | -         | -             | USART1_TX  | -      | -    | -    | TIM16_CH1N                          | CM4_<br>EVENTOUT |
|   | PB7  | -                     | LPTIM1_IN2               | -             | TIM1_BKIN | I2C1_SDA  | -         | -             | USART1_RX  | -      | -    | -    | TIM17_CH1N                          | CM4_<br>EVENTOUT |
|   | PB8  | -                     | TIM1_CH2N                | -             | -         | I2C1_SCL  | -         | -             | -          | -      | -    | -    | TIM16_CH1                           | CM4_<br>EVENTOUT |
|   | PB9  | -                     | TIM1_CH3N                | -             | -         | I2C1_SDA  | -         | -             | -          | IR_OUT | -    | -    | TIM17_CH1                           | CM4_<br>EVENTOUT |
| С | PC14 | -                     | -                        | -             | -         | -         | -         | -             | -          | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |
|   | PC15 | -                     | -                        | -             | -         | -         | -         | -             | -          | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |
| E | PE4  | -                     | -                        | -             | -         | -         | -         | -             | -          | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |
| Н | РН3  | LSCO                  | -                        | -,            | -         | -         | -         | -             | -          | -      | -    | -    | -                                   | CM4_<br>EVENTOUT |

Memory mapping STM32WB50CG

## 5 Memory mapping

The STM32WB50CG device features a single physical address space that can be accessed by the application processor and by the RF subsystem.

A part of the Flash memory and of the SRAM2a and SRAM2b memories are made secure, exclusively accessible by the CPU2, protected against execution, read and write from CPU1 and DMA.

In case of shared resources the SW should implement arbitration mechanism to avoid access conflicts. This happens for peripherals Reset and Clock Controller (RCC), Power Controller (PWC), EXTI and Flash interface, and can be implemented using the built-in semaphore block (HSEM).

By default the RF subsystem and CPU2 operate in secure mode. This implies that part of the Flash and of the SRAM2 memories can only be accessed by the RF subsystem and by the CPU2. In this case the Host processor (CPU1) has no access to these resources.

The detailed memory map and the peripheral mapping of the STM32WB50CG device can be found in the reference manual RM0471.



#### 6 Electrical characteristics

#### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 6.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean  $\pm 3\sigma$ ).

#### 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25$  °C,  $V_{DD} = V_{DDA} = 3$  V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean  $\pm 2\sigma$ ).

## 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 8.

#### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 9*.



53/120

## 6.1.6 Power supply scheme



Figure 10. Power supply scheme

Caution:

Each power supply pair ( $V_{DD}$  /  $V_{SS}$ ,  $V_{DDA}$  /  $V_{SSA}$  etc.) must be decoupled with filtering ceramic capacitors as shown in *Figure 10*. These capacitors must be placed as close as possible to (or below) the appropriate pins on the underside of the PCB to ensure the good functionality of the device.

#### 6.1.7 Current consumption measurement

IDDRF

IDDVBAT

IDDV BAT

IDDD

IDDA

VDD

MSv63021V1

Figure 11. Current consumption measurement scheme

### 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 16*, *Table 17* and *Table 18* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                             | Ratings                                                                                 | Min                  | Max                                                               | Unit |
|------------------------------------|-----------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------|------|
| V <sub>DDX</sub> - V <sub>SS</sub> | External main supply voltage (including $V_{DD}$ , $V_{DDA}$ , $V_{DDRF}$ , $V_{BAT}$ ) | -0.3                 | 4.0                                                               |      |
|                                    | Input voltage on FT_xxx pins                                                            |                      | min ( $V_{DD}$ , $V_{DDA}$ , $V_{DDRF}$ ) + 4.0 <sup>(3)(4)</sup> | V    |
| V <sub>IN</sub> <sup>(2)</sup>     | Input voltage on TT_xx pins                                                             | V <sub>SS</sub> -0.3 | 4.0                                                               |      |
|                                    | Input voltage on any other pin                                                          |                      | 4.0                                                               |      |
| ΔV <sub>DDx</sub>                  | Variations between different V <sub>DDX</sub> power pins of the same domain             | -                    | 50                                                                | mV   |
| V <sub>SSx</sub> -V <sub>SS</sub>  | Variations between all the different ground pins                                        | -                    | 50                                                                | 1111 |

Table 16. Voltage characteristics<sup>(1)</sup>

<sup>3.</sup> This formula has to be applied only on the power supplies related to the IO structure described in the pin definition table.



DS13047 Rev 1 55/120

All main power (V<sub>DD</sub>, V<sub>DDRF</sub>, V<sub>DDA</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

<sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 17* for the maximum allowed injected current values.

4. To sustain a voltage higher than 4 V the internal pull-up/pull-down resistors must be disabled.

**Table 17. Current characteristics** 

| Symbol                                                            | Ratings                                                                            | Max                    | Unit |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------|------|
| ΣIV <sub>DD</sub>                                                 | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup>  | 130                    |      |
| ΣIV <sub>SS</sub>                                                 | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 130                    |      |
| IV <sub>DD(PIN)</sub>                                             | Maximum current into each V <sub>DD</sub> power pin (source) <sup>(1)</sup>        | 100                    |      |
| IV <sub>SS(PIN)</sub>                                             | Maximum current out of each V <sub>SS</sub> ground pin (sink) <sup>(1)</sup>       | 100                    |      |
|                                                                   | Output current sunk by any I/O and control pin except FT_f                         | 20                     |      |
| I <sub>IO(PIN)</sub>                                              | Output current sunk by any FT_f pin                                                | 20                     | mA   |
|                                                                   | Output current sourced by any I/O and control pin                                  | 20                     | IIIA |
| 71                                                                | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup>       | 100                    |      |
| $\Sigma I_{IO(PIN)}$                                              | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup>    | 100                    |      |
| Injected current on FT_xxx, TT_xx, RST and B pins, except PB0 and |                                                                                    | -5 / +0 <sup>(4)</sup> |      |
| I <sub>INJ(PIN)</sub> <sup>(3)</sup>                              | Injected current on PB0 and PB1                                                    | -5/0                   |      |
| Σ I <sub>INJ(PIN)</sub>                                           | Total injected current (sum of all I/Os and control pins) <sup>(5)</sup>           | 25                     |      |

All main power (V<sub>DD</sub>, V<sub>DDRF</sub>, V<sub>DDA</sub>, V<sub>BAT</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supplies, in the permitted range.

**Table 18. Thermal characteristics** 

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| T <sub>J</sub>   | Maximum junction temperature | 110         |      |

<sup>2.</sup> This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count packages.

Positive injection (when V<sub>IN</sub> > V<sub>DD</sub>) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.

A negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer also to *Table 16: Voltage characteristics* for the maximum allowed input voltage values.

When several inputs are submitted to a current injection, the maximum ∑|I<sub>INJ(PIN)</sub>| is the absolute sum of the negative injected currents (instantaneous values).

## 6.3 Operating conditions

## 6.3.1 Summary of main performance

Table 19. Main performance at  $V_{DD}$  = 3.3 V

|                                            | Parameter          |                | Test conditions                                                  | Тур   | Unit |
|--------------------------------------------|--------------------|----------------|------------------------------------------------------------------|-------|------|
|                                            |                    |                | VBAT (V <sub>BAT</sub> = 1.8 V, V <sub>DD</sub> = 0 V)           | 0.002 |      |
|                                            |                    |                | Shutdown (V <sub>DD</sub> = 2.0 V)                               | 0.014 |      |
|                                            |                    |                | Standby (V <sub>DD</sub> = 2.0 V, 32 KB RAM retention)           | 0.35  |      |
| I <sub>CORE</sub> Core current consumption |                    | Stop2          | 1.85                                                             |       |      |
|                                            |                    | Sleep (16 MHz) | 845                                                              |       |      |
|                                            |                    |                | LP run (2 MHz)                                                   | 320   |      |
|                                            |                    |                | Run (64 MHz)                                                     | 8150  |      |
|                                            |                    |                | Radio RX                                                         | 7900  | μA   |
|                                            |                    |                | Radio TX 0 dBm output power                                      | 8800  |      |
|                                            |                    | DI E           | Advertising<br>(Tx = 0 dBm; Period 1.28 s; 31 Bytes, 3 channels) | 13    |      |
| I <sub>PERI</sub>                          | Peripheral current | BLE            | Advertising<br>(Tx = 0 dBm, 6 Bytes; period 10.24 s, 3 channels) | 4     |      |
|                                            | consumption        | LP timers      | -                                                                | 6     |      |
|                                            |                    | RTC            | -                                                                | 2.5   |      |

## 6.3.2 General operating conditions

Table 20. General operating conditions

| Symbol                            | Parameter                                                | Conditions           | Min              | Max                                                                              | Unit |
|-----------------------------------|----------------------------------------------------------|----------------------|------------------|----------------------------------------------------------------------------------|------|
| f <sub>HCLK</sub>                 | Internal AHB clock frequency                             | -                    | 0                | 64                                                                               |      |
| f <sub>PCLK1</sub>                | Internal APB1 clock frequency                            | -                    | 0                | 64                                                                               | MHz  |
| f <sub>PCLK2</sub>                | Internal APB2 clock frequency                            | -                    | 0                | 64                                                                               |      |
| V <sub>DD</sub>                   | Standard operating voltage                               | -                    | 2 <sup>(1)</sup> | 3.6                                                                              |      |
| V                                 | Analog supply voltage                                    | ADC used             | 2                | 3.6                                                                              | V    |
| $V_{DDA}$                         | Analog supply voltage                                    | ADC                  | 0                | 3.0                                                                              | V    |
| V <sub>BAT</sub>                  | Backup operating voltage                                 | -                    | 1.55             | 3.6                                                                              |      |
| $V_{DDRF}$                        | Minimum RF voltage                                       | -                    | 2                | 3.6                                                                              |      |
|                                   |                                                          | TT_xx I/O            | -0.3             | V <sub>DD</sub> + 0.3                                                            | V    |
| V <sub>IN</sub> I/O input voltage |                                                          | All I/O except TT_xx | -0.3             | min (min (V <sub>DD</sub> , V <sub>DDA</sub> ) + 3.6 V, 5.5 V) <sup>(2)(3)</sup> |      |
| P <sub>D</sub>                    | Power dissipation at T <sub>A</sub> = 85 °C for suffix 5 | UFQFPN48             | -                | 392.0                                                                            | mW   |

| Table 20. General operating conditions (continued) |
|----------------------------------------------------|
|----------------------------------------------------|

| Symbol           | Parameter                            | Conditions                | Min | Мах | Unit |
|------------------|--------------------------------------|---------------------------|-----|-----|------|
| Τ,               | Ambient temperature for the          | Maximum power dissipation | -10 | 85  |      |
| suffix 5 version | Low-power dissipation <sup>(4)</sup> |                           | 105 | °C  |      |
| TJ               | Junction temperature range           | Suffix 5 version          | -10 | 105 |      |

- 1. When RESET is released functionality is guaranteed down to  $V_{\mbox{\footnotesize{BOR0}}}$  Min.
- This formula has to be applied only on the power supplies related to the IO structure described by the pin definition table. Maximum I/O input voltage is the smallest value between min (V<sub>DD</sub>, V<sub>DDA</sub>) + 3.6 V and 5.5V.
- 3. For operation with voltage higher than min  $(V_{DD}, V_{DDA}) + 0.3 V$ , the internal pull-up and pull-down resistors must be disabled.
- In low-power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Section 7.5: Thermal characteristics).

#### 6.3.3 RF BLE characteristics

Table 21. RF transmitter BLE characteristics

| Symbol            | Parameter                 | Test conditions | Min  | Тур | Max  | Unit    |
|-------------------|---------------------------|-----------------|------|-----|------|---------|
| F <sub>op</sub>   | Frequency operating range | -               | 2402 | -   | 2480 | N 41 1- |
| F <sub>xtal</sub> | Crystal frequency         | -               | -    | 32  | -    | MHz     |
| ΔF                | Delta frequency           | -               | -    | 250 | -    | KHz     |
| Rgfsk             | On Air data rate          | -               | -    | 1   | 2    | Mbps    |
| PLLres            | RF channel spacing        | -               | -    | 2   | -    | MHz     |

Table 22. RF transmitter BLE characteristics (1 Mbps)<sup>(1)</sup>

| Symbol            | Parameter                      |          | Test conditions                                               | Min  | Тур | Max      | Unit          |
|-------------------|--------------------------------|----------|---------------------------------------------------------------|------|-----|----------|---------------|
|                   | Maximum output power           |          | -                                                             | -    | 4.0 | -        |               |
| $P_{rf}$          | 0 dBm output power             |          | -                                                             | -    | 0   | -        | dBm           |
|                   | Minimum output power           |          | -                                                             | -    | -20 | -        |               |
| P <sub>band</sub> | Output power variation over    | the band | Tx = 0 dBm - Typical                                          | -0.5 | -   | 0.4      | dB            |
| BW20dB            | 20 dB signal bandwidth         |          | -                                                             | -    | 670 | -        | KHz           |
| IDCE              | IBSE In band spurious emission | 2 MHz    | Bluetooth® Low Energy:-20 dBm                                 | -    | -50 | -        | - dBm         |
| IBSE              |                                | ≥ 3 MHz  | Bluetooth® Low Energy: -30 dBm                                | -    | -53 | -        | UDIII         |
| f <sub>d</sub>    | Frequency drift                |          | Bluetooth® Low Energy: ±50 kHz                                | -50  | -   | +50      | KHz           |
| maxdr             | Maximum drift rate             |          | Bluetooth <sup>®</sup> Low Energy:<br>±20 KHz / 50 µs         | -20  | -   | +20      | KHz/<br>50 µs |
| fo                | Frequency offset               |          | Bluetooth <sup>®</sup> Low Energy:<br>±150 kHz                | -150 | -   | +15<br>0 | KHz           |
| Δf1               | Frequency deviation average    |          | Bluetooth <sup>®</sup> Low Energy:<br>between 225 and 275 kHz | 225  | -   | 275      | NΠZ           |



Table 22. RF transmitter BLE characteristics (1 Mbps)<sup>(1)</sup> (continued)

| Symbol              | Parameter                                            |         | Test conditions              | Min  | Тур | Max   | Unit |
|---------------------|------------------------------------------------------|---------|------------------------------|------|-----|-------|------|
| Δfa                 | Frequency deviation<br>Δf2 (average) / Δf1 (average) |         | Bluetooth® Low Energy:> 0.80 | 0.80 | 1   | -     | ı    |
| OBSE <sup>(2)</sup> | Out of band                                          | < 1 GHz | -                            | -    | -61 | -     | dBm  |
| OBSE                | spurious emission ≥ 1 GHz                            | -       | -                            | -46  | -   | ubili |      |

 <sup>:</sup>Measured in conducted mode, based on reference design (see AN5165), using output power specific external RF filter and impedance matching networks to interface with a 50 Ω antenna.



DS13047 Rev 1 59/120

<sup>2.</sup> Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan).

Table 23. RF receiver BLE characteristics (1 Mbps)

| Symbol                   | Parameter                                     | Test conditions                                              | Тур | Unit |
|--------------------------|-----------------------------------------------|--------------------------------------------------------------|-----|------|
| Prx_max                  | Maximum input signal                          | PER <30.8%<br>Bluetooth <sup>®</sup> Low Energy: min -10 dBm | 6   |      |
| Psens <sup>(1)</sup>     | High sensitivity mode                         | PER <30.8% Bluetooth® Low Energy: max -70 dBm                | -96 | dBm  |
| Rssi <sub>maxrange</sub> | RSSI maximum value                            | -                                                            | -7  |      |
| Rssi <sub>minrange</sub> | RSSI minimum value                            | -                                                            | -94 |      |
| Rssi <sub>accu</sub>     | RSSI accuracy                                 | -                                                            | 2   |      |
| C/Ico                    | Co-channel rejection                          | Bluetooth <sup>®</sup> Low Energy: 21 dB                     | 8   |      |
|                          |                                               | Adj ≥ 5 MHz<br>Bluetooth <sup>®</sup> Low Energy: -27 dB     | -53 |      |
|                          | Adjacent channel interference                 | Adj ≤ -5 MHz<br>Bluetooth <sup>®</sup> Low Energy:-27 dB     | -53 |      |
|                          |                                               | Adj = 4 MHz<br>Bluetooth <sup>®</sup> Low Energy:-27 dB      | -48 |      |
|                          |                                               | Adj = -4 MHz<br>Bluetooth <sup>®</sup> Low Energy:-15 dB     | -33 |      |
| C/I                      |                                               | Adj = 3 MHz<br>Bluetooth <sup>®</sup> Low Energy:-27 dB      | -46 | dB   |
|                          |                                               | Adj = 2 MHz<br>Bluetooth <sup>®</sup> Low Energy:-17 dB      | -39 | -    |
|                          |                                               | Adj = -2 MHz<br>Bluetooth <sup>®</sup> Low Energy:-15 dB     | -35 |      |
|                          |                                               | Adj = 1 MHz<br>Bluetooth <sup>®</sup> Low Energy: 15 dB      | -2  |      |
|                          |                                               | Adj = -1 MHz<br>Bluetooth <sup>®</sup> Low Energy: 15 dB     | 2   |      |
| C/Image                  | Image rejection (F <sub>image</sub> = -3 MHz) | Bluetooth® Low Energy: -9 dB                                 | -29 |      |
|                          |                                               | f2-f1  = 3 MHz<br>Bluetooth <sup>®</sup> Low Energy: -50 dBm | -34 |      |
| P_IMD                    | Intermodulation                               | f2-f1  = 4 MHz<br>Bluetooth <sup>®</sup> Low Energy: -50 dBm | -30 | dBm  |
|                          |                                               | f2-f1  = 5 MHz<br>Bluetooth <sup>®</sup> Low Energy:-50 dBm  | -32 |      |

Table 23. RF receiver BLE characteristics (1 Mbps) (continued)

| Symbol | Parameter            | Test conditions                                                | Тур | Unit |
|--------|----------------------|----------------------------------------------------------------|-----|------|
| P_OBB  | Out of band blocking | 30 to 2000 MHz<br>Bluetooth <sup>®</sup> Low Energy: -30 dBm   | -3  |      |
|        |                      | 2003 to 2399 MHz<br>Bluetooth <sup>®</sup> Low Energy: -35 dBm | -5  | ID.  |
|        |                      | 2484 to 2997 MHz<br>Bluetooth <sup>®</sup> Low Energy: -35 dBm | -2  | dBm  |
|        |                      | 3 to 12.75 GHz<br>Bluetooth <sup>®</sup> Low Energy: -30 dBm   | 7   |      |

<sup>1.</sup> With ideal TX.

Table 24. RF BLE power consumption for  $V_{DD}$  = 3.3 V

| Symbol              | Parameter                           | Тур | Unit |
|---------------------|-------------------------------------|-----|------|
| I <sub>txmax</sub>  | TX maximum output power consumption | 12  |      |
| I <sub>tx0dbm</sub> | TX 0 dBm output power consumption   | 8.8 | mA   |
| I <sub>rxlo</sub>   | Rx consumption                      | 7.9 |      |

#### 6.3.4 RF 802.15.4 characteristics

Table 25. RF transmitter 802.15.4 characteristics

| Symbol            | Parameter                            | Conditions           | Min  | Тур | Max  | Unit |
|-------------------|--------------------------------------|----------------------|------|-----|------|------|
| F <sub>op</sub>   | Frequency operating range            | -                    | 2405 | -   | 2480 |      |
| F <sub>xtal</sub> | Crystal frequency                    | -                    | -    | 32  | -    | MHz  |
| ΔF                | Delta frequency                      | -                    | -    | 5   | -    |      |
| Roqpsk            | On Air data rate                     | -                    | -    | 250 | -    | Kbps |
| PLLres            | RF channel spacing                   | -                    | -    | 5   | -    | MHz  |
|                   | Maximum output power <sup>(1)</sup>  | -                    | -    | 4   | -    |      |
| Prf               | 0 dBm output power                   | -                    | -    | 0   | -    | dBm  |
|                   | Minimum output power                 | -                    | -    | -20 | -    |      |
| Pband             | Output power variation over the band | Tx = 0 dBm - Typical | -0.5 | -   | 0.4  | dB   |
| EVMrms            | EVM rms                              | Pmax                 | -    | 8   | -    | %    |
| Txpd              | Transmit power density               | f - fc  > 3.5 MHz    | -    | -35 | -    | dB   |

<sup>1.</sup> Measured in conducted mode, based on reference design (see AN5165), using output power specific external RF filter and impedance matching networks to interface with a 50  $\Omega$  antenna.

577

DS13047 Rev 1 61/120

Table 26. RF receiver 802.15.4 characteristics

| Symbol  | Parameter                   | Conditions | Тур  | Unit  |  |
|---------|-----------------------------|------------|------|-------|--|
| Prx_max | Maximum input signal        | PER < 1%   | 6    | dBm   |  |
| Rsens   | Sensitivity                 | PER > 170  | -100 | ubili |  |
| C/adj   | Adjacent channel rejection  | -          | 35   | dB    |  |
| C/alt   | Alternate channel rejection | -          | 46   | ub    |  |

Figure 12. Typical link quality indicator code vs. Rx level





Figure 13. Typical energy detection (T = 27°C, V<sub>DD</sub> = 3.3 V)

Table 27. RF 802.15.4 power consumption for  $V_{DD}$  = 3.3 V

| Symbol              | Parameter                           | Тур  | Unit |
|---------------------|-------------------------------------|------|------|
| I <sub>txmax</sub>  | TX maximum output power consumption | 10.7 |      |
| I <sub>tx0dbm</sub> | TX 0 dBm output power consumption   | 9.1  | mA   |
| I <sub>rxlo</sub>   | Rx consumption                      | 9.2  |      |

## 6.3.5 Operating conditions at power-up / power-down

The parameters given in *Table 28* are derived from tests performed under the ambient temperature condition summarized in *Table 20*.

Table 28. Operating conditions at power-up / power-down

| Symbol             | Parameter                        | Conditions | Min | Max | Unit  |
|--------------------|----------------------------------|------------|-----|-----|-------|
| +                  | V <sub>DD</sub> rise time rate   |            | ∞   |     |       |
| t <sub>VDD</sub>   | V <sub>DD</sub> fall time rate   |            | 10  | 8   |       |
| +                  | V <sub>DDA</sub> rise time rate  | -          | 0   | ∞   | μs/V  |
| t <sub>VDDA</sub>  | V <sub>DDA</sub> fall time rate  |            | 10  | 8   | μ5/ ν |
| t                  | V <sub>DDRF</sub> rise time rate | -          | -   | 8   |       |
| <sup>t</sup> VDDRF | V <sub>DDRF</sub> fall time rate |            | -   | ∞   |       |



## 6.3.6 Embedded reset and power control block characteristics

The parameters given in *Table 29* are derived from tests performed under the ambient temperature conditions summarized in *Table 20: General operating conditions*.

Table 29. Embedded reset and power control block characteristics

| Symbol                                   | Parameter                                                                 | Conditions <sup>(1)</sup>     | Min  | Тур  | Max  | Unit |
|------------------------------------------|---------------------------------------------------------------------------|-------------------------------|------|------|------|------|
| t <sub>RSTTEMPO</sub> <sup>(2)</sup>     | Reset temporization after BOR0 is detected                                | V <sub>DD</sub> rising        | ı    | 250  | 400  | μs   |
| V <sub>BOR0</sub> (2)                    | Brown-out reset threshold 0                                               | Rising edge                   | 1.62 | 1.66 | 1.70 |      |
| VBOR0                                    | Brown-out reset tilleshold o                                              | Falling edge                  | 1.60 | 1.64 | 1.69 |      |
| V                                        | Brown-out reset threshold 1                                               | Rising edge                   | 2.06 | 2.10 | 2.14 |      |
| V <sub>BOR1</sub>                        | Brown-out reset tilleshold 1                                              | Falling edge                  | 1.96 | 2.00 | 2.04 |      |
| V                                        | Brown-out reset threshold 2                                               | Rising edge                   | 2.26 | 2.31 | 2.35 |      |
| V <sub>BOR2</sub>                        | Brown-out reset tilleshold 2                                              | Falling edge                  | 2.16 | 2.20 | 2.24 |      |
| V                                        | Brown-out reset threshold 3                                               | Rising edge                   | 2.56 | 2.61 | 2.66 |      |
| $V_{BOR3}$                               | Brown-out reset tilleshold 3                                              | Falling edge                  | 2.47 | 2.52 | 2.57 | V    |
| V                                        | Brown-out reset threshold 4                                               | Rising edge                   | 2.85 | 2.90 | 2.95 | V    |
| $V_{BOR4}$                               | Brown-out reset tilleshold 4                                              | Falling edge                  | 2.76 | 2.81 | 2.86 |      |
| V                                        | Programmable voltage detector threshold 0                                 | Rising edge                   | 2.10 | 2.15 | 2.19 |      |
| $V_{PVD0}$                               | Programmable voltage detector threshold 0                                 | Falling edge                  | 2.00 | 2.05 | 2.10 |      |
| V                                        | PVD threshold 1                                                           | Rising edge                   | 2.26 | 2.31 | 2.36 |      |
| V <sub>PVD1</sub>                        | PVD tilleshold 1                                                          | Falling edge                  | 2.15 | 2.20 | 2.25 |      |
| V                                        | DVD threshold 2                                                           | Rising edge                   | 2.41 | 2.46 | 2.51 |      |
| $V_{PVD2}$                               | PVD threshold 2                                                           | Falling edge                  | 2.31 | 2.36 | 2.41 |      |
| V                                        | DVD threshold 2                                                           | Rising edge                   | 2.56 | 2.61 | 2.66 |      |
| V <sub>PVD3</sub>                        | PVD threshold 3                                                           | Falling edge                  | 2.47 | 2.52 | 2.57 |      |
| V                                        | DVD threehold 4                                                           | Rising edge                   | 2.69 | 2.74 | 2.79 |      |
| $V_{PVD4}$                               | PVD threshold 4                                                           | Falling edge                  | 2.59 | 2.64 | 2.69 | V    |
| V                                        | DVD threshold 5                                                           | Rising edge                   | 2.85 | 2.91 | 2.96 | V    |
| $V_{PVD5}$                               | PVD threshold 5                                                           | Falling edge                  | 2.75 | 2.81 | 2.86 |      |
| V                                        | DVD threehold C                                                           | Rising edge                   | 2.92 | 2.98 | 3.04 |      |
| V <sub>PVD6</sub>                        | PVD threshold 6                                                           | Falling edge                  | 2.84 | 2.90 | 2.96 |      |
| V                                        | Livetenseis veitens of DODLIO                                             | Hysteresis in continuous mode | -    | 20   | -    |      |
| V <sub>hyst_</sub> BORH0                 | Hysteresis voltage of BORH0                                               | Hysteresis in other mode      | -    | 30   | -    | mV   |
| V <sub>hyst_BOR_PVD</sub>                | Hysteresis voltage of BORH (except BORH0) and PVD                         | -                             | -    | 100  | -    |      |
| I <sub>DD</sub> (BOR_PVD) <sup>(2)</sup> | BOR <sup>(3)</sup> (except BOR0) and PVD consumption from V <sub>DD</sub> | -                             | -    | 1.1  | 1.6  | μΑ   |



Table 29. Embedded reset and power control block characteristics (continued)

| Symbol                                | Parameter                                       | Conditions <sup>(1)</sup> | Min  | Тур  | Max  | Unit  |
|---------------------------------------|-------------------------------------------------|---------------------------|------|------|------|-------|
| V <sub>PVM3</sub>                     | V <sub>DDA</sub> peripheral voltage monitoring  | Rising edge               | 1.61 | 1.65 | 1.69 | V     |
|                                       | V <sub>DDA</sub> periprieral voltage monitoring | Falling edge              | 1.6  | 1.64 | 1.68 | \ \ \ |
| V <sub>hyst_PVM3</sub>                | PVM3 hysteresis                                 | -                         | -    | 10   | -    | mV    |
| I <sub>DD</sub> (PVM3) <sup>(2)</sup> | PVM3 consumption from V <sub>DD</sub>           | -                         | -    | 2    | -    | μΑ    |

<sup>1.</sup> Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes.



DS13047 Rev 1 65/120

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> BOR0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables.

## 6.3.7 Embedded voltage reference

The parameters given in *Table 30* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*.

Table 30. Embedded internal voltage reference

| Symbol                                    | Parameter                                                                         | Conditions                       | Min              | Тур   | Max                 | Unit                     |
|-------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------|------------------|-------|---------------------|--------------------------|
| V <sub>REFINT</sub>                       | Internal reference voltage                                                        | –10 °C < T <sub>A</sub> < +85 °C | 1.182            | 1.212 | 1.232               | V                        |
| t <sub>S_vrefint</sub> (1)                | ADC sampling time when reading the internal reference voltage                     | -                                | 4 <sup>(2)</sup> | -     | -                   | 116                      |
| t <sub>start_vrefint</sub>                | Start time of reference voltage buffer when ADC is enable                         | -                                | -                | 8     | 12 <sup>(2)</sup>   | μs                       |
| I <sub>DD</sub> (V <sub>REFINTBUF</sub> ) | V <sub>REFINT</sub> buffer consumption from V <sub>DD</sub> when converted by ADC | -                                | -                | 12.5  | 20 <sup>(2)</sup>   | μΑ                       |
| $\Delta V_{REFINT}$                       | Internal reference voltage spread over the temperature range                      | V <sub>DD</sub> = 3 V            | -                | 5     | 7.5 <sup>(2)</sup>  | mV                       |
| T <sub>Coeff</sub>                        | Temperature coefficient                                                           | –10 °C < T <sub>A</sub> < +85 °C | -                | 30    | 50 <sup>(2)</sup>   | ppm/°C                   |
| A <sub>Coeff</sub>                        | Long term stability                                                               | 1000 hours, T = 25 °C            | -                | 300   | 1000 <sup>(2)</sup> | ppm                      |
| V <sub>DDCoeff</sub>                      | Voltage coefficient                                                               | 3.0 V < V <sub>DD</sub> < 3.6 V  | -                | 250   | 1200 <sup>(2)</sup> | ppm/V                    |
| V <sub>REFINT_DIV1</sub>                  | 1/4 reference voltage                                                             |                                  | 24               | 25    | 26                  |                          |
| V <sub>REFINT_DIV2</sub>                  | 1/2 reference voltage                                                             | -                                | 49               | 50    | 51                  | %<br>V <sub>REFINT</sub> |
| V <sub>REFINT_DIV3</sub>                  | 3/4 reference voltage                                                             |                                  | 74               | 75    | 76                  | NLFINI                   |

<sup>1.</sup> The shortest sampling time can be determined in the application by multiple iterations.

<sup>2.</sup> Guaranteed by design.



57

#### 6.3.8 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 11: Current consumption measurement scheme*.

#### Typical and maximum current consumption

The MCU is put under the following conditions:

- All I/O pins are in analog input mode
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted with the minimum wait states number, depending on the f<sub>HCLK</sub> frequency (refer to the table "Number of wait states according to CPU clock (HCLK) frequency" available in the RM0471 reference manual).
- When the peripherals are enabled f<sub>PCLK</sub> = f<sub>HCLK</sub>
- For Flash memory and shared peripherals f<sub>PCLK</sub> = f<sub>HCLK</sub> = f<sub>HCLKS</sub>

The parameters given in *Table 31* to *Table 42* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*.



DS13047 Rev 1 67/120

Table 31. Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF),  $V_{DD}$  = 3.3 V

| O wash at               | D                                | Conditions                                                                                             |                   | Тур    |       |       | Ma    | x <sup>(1)</sup> | Unit |
|-------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|-------------------|--------|-------|-------|-------|------------------|------|
| Symbol                  | Parameter                        | -                                                                                                      | f <sub>HCLK</sub> | 25 °C  | 55 °C | 85 °C | 25 °C | 85 °C            | Onit |
| I <sub>DD</sub> (Run)   |                                  | f <sub>HCLK</sub> = f <sub>HSl16</sub> up to<br>16 MHz included, f <sub>HCLK</sub>                     | 64 MHz            | 8.15   | 8.25  | 8.40  | 9.30  | 9.60             |      |
|                         | Supply<br>current in<br>Run mode | = f <sub>HSE</sub> = 32 MHz<br>f <sub>HSI16</sub> + PLL ON above<br>32 MHz<br>All peripherals disabled | 32 MHz            | 4.20   | 4.25  | 4.40  | 4.25  | 4.63             |      |
|                         |                                  |                                                                                                        | 16 MHz            | 2.25   | 2.30  | 2.40  | 2.65  | 2.91             | mA   |
|                         | Cupply                           |                                                                                                        | 2 MHz             | 0.335  | 0.360 | 0.470 | 0.480 | 0.910            |      |
| I (I DDun)              | Supply current in                | f <sub>HCLK</sub> = f <sub>MSI</sub>                                                                   | 1 MHz             | 0.170  | 0.210 | 0.325 | 0.270 | 0.730            |      |
| I <sub>DD</sub> (LPRun) | Low-power                        | All peripherals disabled                                                                               | 400 kHz           | 0.0815 | 0.120 | 0.230 | 0.140 | 0.590            |      |
|                         | run mode                         |                                                                                                        | 100 kHz           | 0.0415 | 0.076 | 0.190 | 0.070 | 0.550            |      |

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.

Table 32. Current consumption in Run and Low-power run modes, code with data processing running from SRAM1,  $V_{\rm DD}$  = 3.3 V

| Symbol                   | Parameter              | Conditions                                                                                                                                   |                   | Тур   |        |       | Ма    | x <sup>(1)</sup> | Unit |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|--------|-------|-------|------------------|------|
| Symbol                   |                        | -                                                                                                                                            | f <sub>HCLK</sub> | 25 °C | 55 °C  | 85 °C | 25 °C | 85 °C            | Onit |
| I <sub>DD</sub> (Run)    |                        | f <sub>HCLK</sub> = f <sub>HSl16</sub> up to                                                                                                 | 64 MHz            | 8.80  | 8.90   | 9.00  | 10.50 | 10.80            |      |
|                          | Supply                 | 16 MHz included, f <sub>HCLK</sub><br>= f <sub>HSE</sub> = 32 MHz<br>f <sub>HSI16</sub> + PLL ON above<br>32 MHz<br>All peripherals disabled | 32 MHz            | 4.50  | 4.55   | 4.70  | 4.63  | 4.89             |      |
|                          | current in<br>Run mode |                                                                                                                                              | 16 MHz            | 2.40  | 2.40   | 2.55  | 2.50  | 2.70             | mA   |
|                          | Cupply                 |                                                                                                                                              | 2 MHz             | 0.265 | 0.285  | 0.385 | 0.440 | 0.940            | 11.5 |
| I <sub>DD</sub> (LPRun)  | Supply current in      | f <sub>HCLK</sub> = f <sub>MSI</sub>                                                                                                         | 1 MHz             | 0.135 | 0.170  | 0.270 | 0.290 | 0.760            |      |
| I <sub>DD</sub> (LFKuii) | Low-power run mode     | er All peripherals disabled                                                                                                                  | 400 kHz           | 0.066 | 0.097  | 0.195 | 0.200 | 0.670            |      |
|                          |                        |                                                                                                                                              | 100 kHz           | 0.031 | 0.0625 | 0.160 | 0.170 | 0.470            |      |

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.



DS13047 Rev 1 69/120

Table 33. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF), V<sub>DD</sub>= 3.3 V

| Symbol                  | Parameter                          |                                                                           | Conditions                 |                             |       | Unit  | TYP   | Unit   |  |
|-------------------------|------------------------------------|---------------------------------------------------------------------------|----------------------------|-----------------------------|-------|-------|-------|--------|--|
| Symbol                  | raiailletei                        | -                                                                         | - Frequency Code           |                             | 25 °C | Oilit | 25 °C | Oill   |  |
|                         |                                    | o to<br>ISI16 <sup>+</sup><br>MHz<br>able                                 |                            | Reduced code <sup>(1)</sup> | 8.15  |       | 127   |        |  |
| I <sub>DD</sub> (Run)   |                                    | 다 다 있다.                                                                   | MHz                        | Coremark                    | 8.00  |       | 125   | μΑ/MHz |  |
|                         | Supply current in<br>Run mode      | fHCLK = fHSI16<br>16 MHz included,<br>PLL ON above 3<br>All peripherals o | f <sub>HCLK</sub> = 64 MHz | Dhrystone 2.1               | 8.10  | mA    | 127   |        |  |
|                         |                                    |                                                                           |                            | Fibonacci                   | 7.60  |       | 119   |        |  |
|                         |                                    |                                                                           |                            | While(1)                    | 6.85  |       | 107   |        |  |
|                         |                                    |                                                                           | ı                          | Reduced code <sup>(1)</sup> | 320   |       | 160   |        |  |
|                         |                                    |                                                                           |                            | Coremark                    | 350   |       | 175   | μΑ/MHz |  |
| I <sub>DD</sub> (LPRun) | Supply current in<br>Low-power run | f <sub>HCLK</sub> = f <sub>MS</sub><br>All periphera                      |                            | Dhrystone 2.1               | 350   | μΑ    | 175   |        |  |
|                         |                                    | 7 iii periprierale dioasie                                                |                            | Fibonacci                   | 390   |       | 195   |        |  |
|                         |                                    |                                                                           |                            | While(1)                    | 225   |       | 113   |        |  |

<sup>1.</sup> Reduced code used for characterization results provided in *Table 31* and *Table 32*.

Table 34. Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1,  $V_{DD}$  = 3.3 V

| Symbol                  | Parameter                          |                                                                           | Condition | ns                          | TYP   | Unit  | TYP   | Unit   |  |
|-------------------------|------------------------------------|---------------------------------------------------------------------------|-----------|-----------------------------|-------|-------|-------|--------|--|
| Symbol                  |                                    | -                                                                         | Frequency | Code                        | 25 °C | Oilit | 25 °C | Offic  |  |
|                         |                                    | 5<br>16 <sup>+</sup><br>Hz                                                |           | Reduced code <sup>(1)</sup> | 8.80  |       | 138   |        |  |
| I <sub>DD</sub> (Run)   |                                    | up to<br>d, f <sub>HSI16</sub><br>32 MHz<br>disable                       | 64 MHz    | Coremark                    | 7.50  |       | 117   | μΑ/MHz |  |
|                         | Supply current in<br>Run mode      | fHCLK = fHSI16<br>16 MHz included,<br>PLL ON above 3<br>All peripherals 0 | = 64      | Dhrystone 2.1               | 8.60  | mA    | 134   |        |  |
|                         |                                    |                                                                           | fHCLK = 1 | Fibonacci                   | 7.90  |       | 123   |        |  |
|                         |                                    |                                                                           |           | While(1)                    | 8.00  |       | 125   |        |  |
|                         |                                    |                                                                           |           | Reduced code <sup>(1)</sup> | 255   |       | 128   |        |  |
|                         |                                    |                                                                           |           | Coremark                    | 205   |       | 103   | μΑ/MHz |  |
| I <sub>DD</sub> (LPRun) | Supply current in<br>Low-power run | f <sub>HCLK</sub> = f <sub>MS</sub><br>All peripher                       |           | Dhrystone 2.1               | 250   | μΑ    | 125   |        |  |
|                         |                                    | 7 iii periprierais disable                                                |           | Fibonacci                   | 230   |       | 115   | 1      |  |
|                         |                                    |                                                                           |           | While(1)                    | 220   |       | 110   | 1      |  |

<sup>1.</sup> Reduced code used for characterization results provided in *Table 31* and *Table 32*.

Table 35. Current consumption in Sleep and Low-power sleep modes, Flash memory ON

| Symbol                    | Parameter                           | Conditions                                                                                                                                                              |                   | TYP    |        |        | MAX <sup>(1)</sup> |       | Unit |
|---------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|--------|--------|--------------------|-------|------|
| Symbol                    | Parameter                           | -                                                                                                                                                                       | f <sub>HCLK</sub> | 25 °C  | 55 °C  | 85 °C  | 25 °C              | 85 °C | Unit |
| I <sub>DD</sub> (Sleep)   | Supply<br>current in<br>sleep mode, | f <sub>HCLK</sub> = f <sub>HSI16</sub> up to<br>16 MHz included,<br>f <sub>HCLK</sub> = f <sub>HSE</sub> up to<br>32 MHz<br>f <sub>HSI16</sub> + PLL ON<br>above 32 MHz | 64 MHz            | 2.65   | 2.70   | 2.80   | 3.00               | 3.33  |      |
|                           |                                     |                                                                                                                                                                         | 32 MHz            | 1.40   | 1.45   | 1.60   | 1.55               | 1.86  |      |
|                           |                                     | All peripherals disabled                                                                                                                                                | 16 MHz            | 0.845  | 0.875  | 0.990  | 0.970              | 1.40  | mA   |
|                           | Cupply                              |                                                                                                                                                                         | 2 MHz             | 0.090  | 0.125  | 0.235  | 0.130              | 0.600 |      |
| I <sub>DD</sub> (LPSleep) | Supply current in low-              | f <sub>HCLK</sub> = f <sub>MSI</sub>                                                                                                                                    | 1 MHz             | 0.058  | 0.093  | 0.205  | 0.090              | 0.570 |      |
|                           | power sleep<br>mode                 | All peripherals disabled                                                                                                                                                | 400 kHz           | 0.044  | 0.0725 | 0.185  | 0.070              | 0.540 |      |
|                           | mode                                |                                                                                                                                                                         | 100 kHz           | 0.0315 | 0.0635 | 0.0175 | 0.055              | 0.530 |      |

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.



DS13047 Rev 1 71/120

Table 36. Current consumption in Low-power sleep modes, Flash memory in Power down

| Symbol                    | Parameter                                    | Conditions                                                    |                   |       | TYP   |       | MA    | Unit  |       |  |
|---------------------------|----------------------------------------------|---------------------------------------------------------------|-------------------|-------|-------|-------|-------|-------|-------|--|
|                           |                                              | -                                                             | f <sub>HCLK</sub> | 25 °C | 55 °C | 85 °C | 25 °C | 85 °C | Oilit |  |
| I <sub>DD</sub> (LPSleep) | Supply current in<br>low-power sleep<br>mode | f <sub>HCLK</sub> = f <sub>MSI</sub> All peripherals disabled | 2 MHz             | 94.0  | 115   | 200   | 135   | 610   |       |  |
|                           |                                              |                                                               | 1 MHz             | 56.5  | 86.0  | 170   | 94.2  | 560   | - μΑ  |  |
|                           |                                              |                                                               | 400 kHz           | 40.5  | 66.5  | 150   | 68.0  | 540   |       |  |
|                           |                                              |                                                               | 100 kHz           | 27.5  | 57.5  | 140   | 54.6  | 539   |       |  |

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.

Table 37. Current consumption in Stop 2 mode

| Symbol                                        | Parameter                                                             | Conditions                                                          |          | ТҮР  |       |       |       |       | MAX <sup>(1)</sup> |       |       | Unit  |
|-----------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|----------|------|-------|-------|-------|-------|--------------------|-------|-------|-------|
|                                               |                                                                       | -                                                                   | $V_{DD}$ | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | 0 °C               | 25 °C | 85 °C | Jilit |
| I <sub>DD</sub> (Stop 2)                      | Supply current<br>in Stop 2<br>mode, RTC<br>disabled                  | BLE disabled                                                        | 2.4 V    | 1.10 | 1.85  | 3.20  | 6.00  | 22.0  | -                  | -     | -     |       |
|                                               |                                                                       |                                                                     | 3.0 V    | 1.10 | 1.85  | 3.25  | 6.10  | 22.0  | 1.60               | 4.17  | 57.9  |       |
|                                               |                                                                       |                                                                     | 3.6 V    | 1.15 | 1.95  | 3.35  | 6.25  | 23.0  | 1.69               | 4.40  | 58.6  |       |
| I <sub>DD</sub><br>(Stop 2<br>with<br>RTC)    | Supply current<br>in Stop 2<br>mode, RTC<br>enabled, BLE<br>disabled  | RTC clocked<br>by LSI                                               | 2.4 V    | 1.45 | 2.25  | 3.55  | 6.40  | 22.5  | -                  | -     | -     |       |
|                                               |                                                                       |                                                                     | 3.0 V    | 1.50 | 2.30  | 3.70  | 6.55  | 22.5  | 2.11               | 4.64  | 58.3  | μΑ    |
|                                               |                                                                       |                                                                     | 3.6 V    | 1.75 | 2.50  | 3.95  | 6.85  | 23.5  | 2.26               | 5.12  | 59.7  |       |
|                                               |                                                                       | RTC clocked by<br>LSE quartz <sup>(2)</sup><br>in low drive<br>mode | 2.4 V    | 1.45 | 2.25  | 3.65  | 6.40  | 22.5  | -                  | -     | -     |       |
|                                               |                                                                       |                                                                     | 3.0 V    | 1.55 | 2.45  | 3.80  | 6.65  | 23.0  | 2.01               | 4.31  | 58.0  |       |
|                                               |                                                                       |                                                                     | 3.6 V    | 1.70 | 2.55  | 4.05  | 6.95  | 23.5  | 2.16               | 4.40  | 81.6  |       |
| I <sub>DD</sub><br>(wakeup<br>from<br>Stop 2) | Supply current<br>during<br>wakeup from<br>Stop 2 mode<br>bypass mode | Wakeup clock is<br>MSI = 32 MHz.<br>See <sup>(3)</sup> .            | 3.0 V    | -    | 320   | -     | -     | -     | -                  | -     | -     | μА    |

<sup>1.</sup> Guaranteed based on test during characterization, unless otherwise specified.

<sup>2.</sup> Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

<sup>3.</sup> Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in *Table 45:* Low-power mode wakeup timings.

**MAX**<sup>(1)</sup> **Conditions TYP Symbol Parameter** Unit 0°C 25 °C 40 °C 55 °C 85 °C 0°C 25 °C 85 °C  $V_{DD}$ 5.10 2.4 V 9.25 28.5 Supply 15.5 96.5 current in 3.0 V 5.15 9.30 15.5 28.5 97.0 7.07 28.5 346.8  $I_{DD}$ Stop 1 mode. BLE disabled (Stop 1) **RTC** 3.6 V 5.25 9.45 16.0 29.0 97.5 7.30 28.8 351.0 disabled 2.4 V 5.40 9.45 16.0 28.5 97.0 RTC clocked by μΑ Supply 3.0 V 5.70 9.55 16.5 29.0 98.5 7.69 29.7 347.2 LSI current in  $I_{DD}$ 29.8 3.6 V 5.85 10.0 16.5 29.5 96.5 8.08 349.9 (Stop 1 Stop 1 mode, with **RTC** 2.4 V 5.40 9.70 16.0 29.0 96.5 RTC clocked by enabled, BLE RTC) LSE quartz(2) in 3.0 V 5.75 9.70 16.0 29.0 97.5 7.40 28.9 346.6 disabled Low drive mode 7.58 3.6 V 5.90 10.0 16.5 29.5 99.0 29.2 349.0 Supply current  $I_{DD}$ Wakeup clock (wakeup during MSI = 32 MHz.μΑ 3.0 V 124 from wakeup from See (3). Stop1) Stop 1 bypass mode

Table 38. Current consumption in Stop 1 mode

**MAX**<sup>(1)</sup> **TYP** Conditions **Symbol** Unit **Parameter** 40 °C 85 °C 0 °C 85 °C 0°C 25 °C 55 °C 25 °C  $V_{DD}$ 2.4 V 97.5 105 110 125 195 Supply current in Stop 0 mode. 3.0 V 98.5 105 110 125 195 117.3 134.3 461.8 RTC disabled. BLE disabled 3.6 V 125 200 165.0 494.0 100 105 115 135.7  $I_{DD}$ μΑ (Stop 0) Supply current Wakeup clock is MSI = 32 MHzduring wakeup 3.0 V 349 from Stop 0 voltage Range 1. See (2). Bypass mode

Table 39. Current consumption in Stop 0 mode



DS13047 Rev 1 73/120

<sup>1.</sup> Guaranteed based on test during characterization, unless otherwise specified.

Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in Table 45: Low-power mode wakeup timings.

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.

Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in Table 45: Low-power mode wakeup timings.

Table 40. Current consumption in Standby mode

| Symbol                                     | Parameter                                                               | Conditions                                     | S        |       |       | TYP   |       |       |       | MAX <sup>(1)</sup> |       | Unit  |
|--------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------|----------|-------|-------|-------|-------|-------|-------|--------------------|-------|-------|
| Symbol                                     | raiailletei                                                             | -                                              | $V_{DD}$ | 0 °C  | 25 °C | 40 °C | 55 °C | 85 °C | 0 °C  | 25 °C              | 85 °C | Oiiit |
|                                            | Supply current                                                          | BLE disabled                                   | 2.4 V    | 0.270 | 0.350 | 0.540 | 0.955 | 3.50  | -     | -                  | -     |       |
|                                            | in Standby                                                              | No independent                                 | 3.0 V    | 0.270 | 0.370 | 0.575 | 1.00  | 3.85  | 0.380 | 0.945              | 8.505 |       |
| I <sub>DD</sub>                            | mode (backup                                                            | watchdog                                       | 3.6 V    | 0.300 | 0.410 | 0.645 | 1.15  | 4.20  | 0.400 | 1.040              | 8.980 |       |
| (Standby)                                  | registers and<br>SRAM2a                                                 | BLE disabled                                   | 2.4 V    | 0.280 | 0.595 | 0.790 | 1.20  | 4.00  | -     | -                  | -     |       |
|                                            | retained),                                                              | With independent                               | 3.0 V    | 0.290 | 0.670 | 0.855 | 1.35  | 4.15  | 0.730 | 1.253              | 8.774 |       |
|                                            | RTC disabled                                                            | watchdog                                       | 3.6 V    | 0.295 | 0.770 | 0.990 | 1.50  | 4.60  | 0.851 | 1.356              | 9.360 |       |
|                                            |                                                                         | RTC clocked by                                 | 2.4 V    | 0.630 | 0.705 | 0.910 | 1.30  | 3.80  | -     | -                  | -     |       |
|                                            | O                                                                       | LSI, no independent                            | 3.0 V    | 0.725 | 0.825 | 1.050 | 1.50  | 3.95  | 0.930 | 1.463              | 8.977 | μΑ    |
|                                            | Supply current<br>in Standby<br>mode (backup<br>registers and<br>SRAM2a | watchdog                                       | 3.6 V    | 0.860 | 0.970 | 1.200 | 1.70  | 4.25  | 1.050 | 1.628              | 9.634 |       |
| I <sub>DD</sub>                            |                                                                         |                                                | 2.4 V    | 0.635 | 0.790 | 0.975 | 1.40  | 4.10  | -     | -                  | -     |       |
| (Standby with                              |                                                                         | LSI, with independent                          | 3.0 V    | 0.725 | 0.915 | 1.100 | 1.55  | 4.50  | 1.028 | 1.573              | 9.072 |       |
| RTC)                                       | retained),                                                              | watchdog                                       | 3.6 V    | 0.870 | 1.050 | 1.300 | 1.80  | 4.90  | 1.144 | 1.723              | 9.730 |       |
|                                            | RTC enabled<br>BLE disabled                                             | RTC clocked by                                 | 2.4 V    | 0.665 | 0.755 | 0.960 | 1.35  | 4.05  | -     | -                  | -     |       |
|                                            | 3== 0.000.00                                                            | LSE quartz <sup>(2)</sup> in                   | 3.0 V    | 0.775 | 0.880 | 1.100 | 1.55  | 4.40  | 0.600 | 1.100              | 8.719 |       |
|                                            |                                                                         | low drive mode                                 | 3.6 V    | 0.935 | 1.050 | 1.300 | 1.80  | 5.00  | 0.750 | 1.171              | 9.460 |       |
|                                            | Supply current to be                                                    |                                                | 2.4 V    | 0.165 | 0.245 | 0.375 | 0.650 | 2.15  | -     | -                  | -     |       |
| I <sub>DD</sub><br>(SRAM2a) <sup>(3)</sup> | subtracted in<br>Standby mode                                           | -                                              | 3.0 V    | 0.155 | 0.250 | 0.385 | 0.630 | 2.25  | 1     | -                  | -     | μΑ    |
|                                            | when<br>SRAM2a is                                                       |                                                | 3.6 V    | 0.155 | 0.235 | 0.375 | 0.670 | 2.20  | -     | -                  | -     |       |
|                                            |                                                                         | Wakeup clock is<br>HSI16. See <sup>(4)</sup> . | 3.0 V    | -     | 1.73  | -     | -     | -     | -     | -                  | -     | mA    |

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.

<sup>2.</sup> Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

<sup>3.</sup> The supply current in Standby with SRAM2a mode is:  $I_{DD}(Standby) + I_{DD}(SRAM2a)$ . The supply current in Standby with RTC with SRAM2a mode is:  $I_{DD}(Standby + RTC) + I_{DD}(SRAM2a)$ .

<sup>4.</sup> Wakeup with code execution from Flash memory. Average value given for a typical wakeup time as specified in Table 45.

| Symbol                                    | Parameter                  | Condition                             |          |       | TYP   |       |       | MAX <sup>(1)</sup> |      |       | Unit  |       |
|-------------------------------------------|----------------------------|---------------------------------------|----------|-------|-------|-------|-------|--------------------|------|-------|-------|-------|
| Cymbol                                    | 1 didilictor               | -                                     | $V_{DD}$ | 0 °C  | 25 °C | 40 °C | 55 °C | 85 °C              | 0 °C | 25 °C | 85 °C | Oilit |
|                                           | Supply current in Shutdown |                                       | 2.4 V    | 0.059 | 0.014 | 0.055 | 0.120 | 0.785              | 1    | -     | -     |       |
| I <sub>DD</sub><br>(Shutdown)             | mode (backup<br>registers  | -                                     | 3.0 V    | 0.064 | 0.037 | 0.070 | 0.180 | 1.000              | ı    | 0.185 | 2.670 |       |
|                                           | retained) RTC<br>disabled  |                                       | 3.6 V    | 0.071 | 0.093 | 0.140 | 0.280 | 1.300              | ı    | 0.247 | 3.120 | μA    |
| lee                                       | Supply current in Shutdown | RTC clocked<br>by LSE                 | 2.4 V    | 0.425 | 0.405 | 0.460 | 0.540 | 1.200              | ı    | -     | -     | μ,    |
| I <sub>DD</sub><br>(Shutdown<br>with RTC) | mode (backup<br>registers  | quartz <sup>(2)</sup> in<br>low drive | 3.0 V    | 0.535 | 0.535 | 0.595 | 0.700 | 1.500              | 1    | 0.664 | 2.990 |       |
|                                           | retained) RTC<br>enabled   | mode                                  | 3.6 V    | 0.695 | 0.720 | 0.790 | 0.940 | 2.000              | -    | 0.790 | 3.730 |       |

Table 41. Current consumption in Shutdown mode

<sup>2.</sup> Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

|        |           | Table 4      | z. Cui    | rrent | consi | ımptı | on in | VBAI               | moa  | е     |       |       |       |       |
|--------|-----------|--------------|-----------|-------|-------|-------|-------|--------------------|------|-------|-------|-------|-------|-------|
| Symbol | Parameter | Condition    | ıs        | TYP   |       |       |       | MAX <sup>(1)</sup> |      |       |       |       | Unit  |       |
| Symbol | arameter  | -            | $V_{BAT}$ | 0 °C  | 25 °C | 40 °C | 55 °C | 85 °C              | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C | Oilit |
|        |           |              | 2.4 V     | 1.00  | 2.00  | 5.00  | 12.0  | 60.0               | -    | -     | -     | -     | -     |       |
|        | Backup    | RTC disabled | 3.0 V     | 2.00  | 4.00  | 7.00  | 16.0  | 75.0               | -    | -     | -     | -     | -     |       |
|        | domain    |              | 3.6 V     | 7.00  | 15.0  | 23.0  | 42.0  | 170                | -    | -     | -     | -     | -     | nΛ    |
|        |           | RTC enabled  | 2.4 V     | 385   | 395   | 400   | 415   | 475                | -    | -     | -     | -     | -     | nA    |
|        |           |              | 3.0 V     | 495   | 505   | 515   | 530   | 600                | -    | -     | -     | -     | -     |       |
|        |           |              | 3.6 V     | 630   | 645   | 660   | 685   | 830                | -    | -     | -     | -     | -     |       |

Table 42. Current consumption in VBAT mode

Table 43. Current under Reset condition

| Symbol               | Conditions | ТҮР  |       |       |       | MAX <sup>(1)</sup> |     |       |       |       | Unit  |       |
|----------------------|------------|------|-------|-------|-------|--------------------|-----|-------|-------|-------|-------|-------|
| Symbol               | Conditions | 0 °C | 25 °C | 40 °C | 55 °C | 85 °C              | 0°C | 25 °C | 40 °C | 55 °C | 85 °C | Oilit |
|                      | 2.4 V      | -    | -     | -     | -     | -                  | -   | -     | -     | -     | -     |       |
| I <sub>DD(RST)</sub> | 3.0 V      | -    | 550   | -     | -     | -                  | -   | 750   | -     | -     | -     | nA    |
|                      | 3.6 V      | ı    | 750   | -     | -     | -                  | -   | -     | -     | -     | -     |       |

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.



DS13047 Rev 1 75/120

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.

<sup>1.</sup> Guaranteed by characterization results, unless otherwise specified.

Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors.

#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 63: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

Caution:

Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption measured previously (see *Table 44: Peripheral current consumption*, the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DD} \times f_{SW} \times C$$

where

- I<sub>SW</sub> is the current sunk by a switching I/O to charge/discharge the capacitive load
- V<sub>DD</sub> is the I/O supply voltage
- f<sub>SW</sub> is the I/O switching frequency
- C is the total capacitance seen by the I/O pin: C = C<sub>INT</sub>+ C<sub>EXT</sub> + C<sub>S</sub>
- C<sub>S</sub> is the PCB board capacitance including the pad pin.

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.

#### On-chip peripheral current consumption

The current consumption of the on-chip peripherals is given in *Table 44*. The MCU is placed under the following conditions:

- All I/O pins are in Analog mode
- The given value is calculated by measuring the difference of the current consumptions:
  - when the peripheral is clocked on
  - when the peripheral is clocked off
- Ambient operating temperature and supply voltage conditions summarized in *Table 16: Voltage characteristics*
- The power consumption of the digital part of the on-chip peripherals is given in *Table 44*. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet.

Table 44. Peripheral current consumption

|                     | Peripheral                    | Run   | Low-power run and sleep | Unit   |
|---------------------|-------------------------------|-------|-------------------------|--------|
|                     | Bus Matrix <sup>(1)</sup>     | 2.40  | 1.80                    |        |
|                     | CRC                           | 0.465 | 0.380                   |        |
| AHB1                | DMA1                          | 1.90  | 1.80                    |        |
|                     | DMAMUX                        | 4.15  | 4.45                    |        |
|                     | All AHB1 Peripherals          | 8.75  | 8.65                    |        |
|                     | ADC independent clock domain  | 2.55  | 2.10                    |        |
| AHB2 <sup>(2)</sup> | ADC clock domain              | 2.25  | 1.90                    |        |
|                     | All AHB2 Peripherals          | 3.45  | 2.7                     | μΑ/MHz |
|                     | TRNG independent clock domain | 3.80  | N/A                     |        |
|                     | TRNG clock domain             | 2.00  | N/A                     |        |
|                     | SRAM2                         | 0.170 | 0.135                   |        |
| AHB Shared          | FLASH                         | 8.35  | 8.45                    |        |
|                     | AES2                          | 6.95  | 7.00                    |        |
|                     | PKA                           | 4.40  | 4.25                    |        |
|                     | All AHB Shared Peripherals    | 17.5  | 16.0                    |        |



DS13047 Rev 1 77/120

Table 44. Peripheral current consumption (continued)

|      | Peripheral                      | Run   | Low-power run and sleep | Unit   |
|------|---------------------------------|-------|-------------------------|--------|
|      | RTC                             | 1.10  | 1.25                    |        |
|      | I2C1 independent clock domain   | 2.50  | 4.40                    |        |
|      | I2C1 clock domain               | 4.80  | 5.50                    |        |
|      | LPTIM1 independent clock domain | 2.10  | 3.00                    |        |
| APB1 | LPTIM1 clock domain             | 3.60  | 3.80                    |        |
| APBI | TIM2                            | 5.65  | 4.90                    |        |
|      | LPTIM2 clock domain             | 3.95  | 4.50                    |        |
|      | LPTIM2 independent clock domain | 2.20  | 3.80                    |        |
|      | WWDG                            | 0.335 | 0.965                   |        |
|      | All APB1 Peripherals            | 17.0  | 13.55                   | µA/MHz |
|      | AHB to APB2 <sup>(3)</sup>      | 1.10  | 1.35                    |        |
|      | TIM1                            | 8.20  | 7.25                    |        |
|      | TIM17                           | 2.85  | 2.40                    |        |
| ADDO | TIM16                           | 2.75  | 2.55                    |        |
| APB2 | USART1 independent clock domain | 4.40  | 7.00                    |        |
|      | USART1 clock domain             | 8.80  | 7.75                    |        |
|      | SPI1                            | 1.75  | 1.45                    |        |
|      | All APB2 on                     | 25.5  | 22                      |        |
|      | ALL                             | 72.2  | 62.9                    |        |

<sup>1.</sup> The BusMatrix is automatically active when at least one master is ON (CPU, DMA).

# 6.3.9 Wakeup time from Low-power modes and voltage scaling transition times

The wakeup times given in *Table 45* are the latency between the event and the execution of the first user instruction.

The device goes in Low-power mode after the WFE (Wait For Event) instruction.

Table 45. Low-power mode wakeup timings<sup>(1)</sup>

| Symbol                 | Parameter                                                         | Conditions                                                                                                             | Тур | Max | Unit          |
|------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------|
| t <sub>WUSLEEP</sub>   | Wakeup time from<br>Sleep mode<br>to Run mode                     | -                                                                                                                      | 9   | 10  | No. of        |
| t <sub>WULPSLEEP</sub> | Wakeup time from<br>Low-power sleep mode<br>to Low-power run mode | Wakeup in Flash with memory in power-down during low-power sleep mode (FPDS = 1 in PWR_CR1) and with clock MSI = 2 MHz | 9   | 10  | CPU<br>cycles |



<sup>2.</sup> GPIOs consumption during read and write accesses.

<sup>3.</sup> The AHB to APB2 bridge is automatically active when at least one peripheral is ON on the APB2.

Table 45. Low-power mode wakeup timings<sup>(1)</sup> (continued)

| Symbol               | Parameter                                                             |                              | Conditions                                             | Тур          | Max          | Unit |
|----------------------|-----------------------------------------------------------------------|------------------------------|--------------------------------------------------------|--------------|--------------|------|
| tuuorone             | Wake up time from<br>Stop 0 mode<br>to Run mode in Flash<br>memory    | -                            | Wakeup clock MSI = 32 MHz  Wakeup clock HSI16 = 16 MHz | 2.38<br>1.69 | 2.96         |      |
| t <sub>wustop0</sub> | Wake up time from<br>Stop 0 mode<br>to Run mode in SRAM1              | -                            | Wakeup clock MSI = 32 MHz Wakeup clock HSI16 = 16 MHz  | 2.63         | 3.00         |      |
|                      | Wake up time from<br>Stop 1 mode<br>to Run in Flash memory            | -                            | Wakeup clock MSI = 32 MHz  Wakeup clock HSI16 = 16 MHz | 4.67<br>5.09 | 5.56<br>6.03 |      |
|                      | Wake up time from                                                     |                              | Wakeup clock MSI = 32 MHz                              | 4.88         | 5.55         | μs   |
|                      | Stop 1 mode<br>to Run in SRAM1                                        | -                            | Wakeup clock HSI16 = 16 MHz                            | 5.29         | 5.95         |      |
| t <sub>WUSTOP1</sub> | Wake up time from Stop 1 mode to Low-power run mode                   | Regulator in Low-power       | Webser stade MOL A MUS                                 | 7.96         | 9.59         |      |
|                      | Wake up time from<br>Stop 1 mode to<br>Low-power run mode<br>in SRAM1 | mode (LPR = 1<br>in PWR_CR1) | Wakeup clock MSI = 4 MHz                               | 8.00         | 9.47         |      |
|                      | Wake up time from                                                     |                              | Wakeup clock MSI = 32 MHz                              | 5.27         | 6.07         |      |
| twustop2             | Stop 2 mode<br>to Run mode in Flash<br>memory                         | -                            | Wakeup clock HSI16 = 16 MHz                            | 5.71         | 6.52         | μs   |
|                      | Wake up time from<br>Stop 2 mode to Run                               |                              | Wakeup clock MSI = 32 MHz                              | 5.20         | 5.94         |      |
|                      | mode in SRAM1                                                         | -                            | Wakeup clock HSI16 = 16 MHz                            | 5.64         | 6.42         |      |
| twustby              | Wakeup time from<br>Standby mode<br>to Run mode                       | -                            | Wakeup clock HSI16 = 16 MHz                            | 51.0         | 58.1         | μs   |

<sup>1.</sup> Guaranteed by characterization results (V $_{DD}$  = 3 V, .T = 25 °C).

Table 46. Regulator modes transition times<sup>(1)</sup>

| Symbol               | Parameter                                                      | Conditions              | Тур   | Max   | Unit |
|----------------------|----------------------------------------------------------------|-------------------------|-------|-------|------|
| t <sub>WULPRUN</sub> | Wakeup time from Low-power run mode to Run mode <sup>(2)</sup> | Code run with MSI 2 MHz | 15.33 | 16.30 | μs   |

<sup>1.</sup> Guaranteed by characterization results ( $V_{DD}$  = 3 V, T = 25 °C).

<sup>2.</sup> Time until REGLPF flag is cleared in PWR\_SR2.

#### 6.3.10 External clock source characteristics

#### High-speed external user clock generated from an external source

The high-speed external (HSE) clock must be supplied with a 32 MHz crystal oscillator.

The STM32WB50CG include internal programmable capacitances that can be used to tune the crystal frequency in order to compensate the PCB parasitic one.

The characteristics in *Table 47* and *Table 48* are measured over recommended operating conditions, unless otherwise specified. Typical values are referred to  $T_A$  = 25 °C and  $V_{DD}$  = 3.0 V.

Table 47. HSE crystal requirements<sup>(1)</sup>

| Symbol           | Parameter                    | Conditions                                                                                                            | Min | Тур | Max | Unit |
|------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>NOM</sub> | Oscillator frequency         | -                                                                                                                     | -   | 32  | -   | MHz  |
| f <sub>TOL</sub> | Frequency tolerance          | Includes initial accuracy, stability over temperature, aging and frequency pulling due to incorrect load capacitance. | -   | -   | 20  | ppm  |
| C <sub>L</sub>   | Load capacitance             | -                                                                                                                     | 6   | -   | 8   | pF   |
| ESR              | Equivalent series resistance | -                                                                                                                     |     | ı   | 100 | Ω    |
| $P_{D}$          | Drive level                  | -                                                                                                                     | -   | -   | 100 | μW   |

<sup>1. 32</sup> MHz XTAL is specified for two specific references: NX2016SA and NX1612SA.

Table 48. HSE oscillator characteristics

| Symbol                 | Parameter                                    | Conditions                                                          | Min | Тур  | Max | Unit |
|------------------------|----------------------------------------------|---------------------------------------------------------------------|-----|------|-----|------|
| t <sub>SUA(HSE)</sub>  | Startup time for 80% amplitude stabilization | V <sub>DDRF</sub> stabilized, XOTUNE=000000,<br>-10 to +85 °C range | -   | 1000 | -   | 116  |
| t <sub>SUR(HSE)</sub>  | Startup time for XOREADY signal              | V <sub>DDRF</sub> stabilized, XOTUNE=000000,<br>-10 to +85 °C range | -   | 250  | -   | μs   |
| I <sub>DDRF(HSE)</sub> | HSE current consumption                      | HSEGMC=000, XOTUNE=000000                                           | -   | 50   | -   | μA   |
| $XOT_{g(HSE)}$         | XOTUNE granularity                           |                                                                     | -   | 1    | 5   | nnm  |
| $XOT_{fp(HSE)}$        | XOTUNE frequency pulling                     | Capacitor bank                                                      | ±20 | ±40  | -   | ppm  |
| XOT <sub>nb(HSE)</sub> | XOTUNE number of tuning bits                 | Capacitor Darik                                                     | -   | 6    | -   | bit  |
| XOT <sub>st(HSE)</sub> | XOTUNE setting time                          |                                                                     | -   | -    | 0.1 | ms   |

Note:

For information about the trimming of the oscillator, refer to application note AN5042 "HSE trimming for RF applications using the STM32WB Series".

#### Low-speed external user clock generated from an external source

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. The information provided in this section is based on design simulation results obtained with typical external components specified in *Table 49*. In the application, the



resonator and the load capacitors have to be placed as close as possible to the oscillator pins to minimize output distortion and startup stabilization time.

Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Table 49. Low-speed external user clock characteristics<sup>(1)</sup>

| Symbol                              | Parameter                               | Conditions                                      | Min | Тур | Max  | Unit  |
|-------------------------------------|-----------------------------------------|-------------------------------------------------|-----|-----|------|-------|
|                                     |                                         | LSEDRV[1:0] = 00<br>Low drive capability        | -   | 250 | -    |       |
| ı                                   | LSE current consumption                 | LSEDRV[1:0] = 01<br>Medium low drive capability | -   | 315 | -    | nA    |
| I <sub>DD(LSE)</sub>                | LSE current consumption                 | LSEDRV[1:0] = 10 Medium high drive capability   | -   | 500 | -    | IIA   |
|                                     |                                         | LSEDRV[1:0] = 11<br>High drive capability       | -   | 630 | -    |       |
|                                     |                                         | LSEDRV[1:0] = 00<br>Low drive capability        | -   | -   | 0.50 |       |
|                                     | Maximum critical arvatal a              | LSEDRV[1:0] = 01<br>Medium low drive capability | -   | -   | 0.75 | ۸ / / |
| G <sub>mcritmax</sub>               | Maximum critical crystal g <sub>m</sub> | LSEDRV[1:0] = 10 Medium high drive capability   | -   | -   | 1.70 | μA/V  |
|                                     |                                         | LSEDRV[1:0] = 11<br>High drive capability       | -   | -   | 2.70 |       |
| t <sub>SU(LSE)</sub> <sup>(2)</sup> | Startup time                            | V <sub>DD</sub> stabilized                      | -   | 2   | -    | s     |

<sup>1.</sup> Guaranteed by design.

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for STM8S, STM8A and STM32 microcontrollers" available from www.st.com.

Resonator with integrated capacitors

CL1

OSC32\_IN

Drive programmable amplifier

CL2

OSC32\_OUT

OSC32\_OUT

Figure 15. Typical application with a 32.768 kHz crystal

577

MS30253V2

t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) until a stable 32 MHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer.

Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT, and it is

forbidden to add one.

#### 6.3.11 Internal clock source characteristics

The parameters given in *Table 50* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. The provided curves are characterization results, not tested in production.

### High-speed internal (HSI16) RC oscillator

Table 50. HSI16 oscillator characteristics<sup>(1)</sup>

| Symbol                                   | Parameter                                      | Conditions                                    | Min   | Тур | Max   | Unit |
|------------------------------------------|------------------------------------------------|-----------------------------------------------|-------|-----|-------|------|
| f <sub>HSI16</sub>                       | HSI16 Frequency                                | V <sub>DD</sub> =3.0 V, T <sub>A</sub> =30 °C | 15.88 | -   | 16.08 | MHz  |
| TRIM                                     | HSI16 user trimming step                       | Trimming code is not a multiple of 64         | 0.2   | 0.3 | 0.4   |      |
|                                          |                                                | Trimming code is a multiple of 64             | -4    | -6  | -8    | %    |
| DuCy(HSI16) <sup>(2)</sup>               | Duty Cycle                                     | -                                             | 45    | -   | 55    |      |
| . (110146)                               | Thorro oscillator frequency arms over          | T <sub>A</sub> = 0 to 85 °C                   | -1    | -   | 1     |      |
| $\Delta_{Temp}(HSI16)$                   |                                                | T <sub>A</sub> = -10 to 85 °C                 | -2    | -   | 1.5   |      |
| Δ <sub>VDD</sub> (HSI16)                 | HSI16 oscillator frequency drift over $V_{DD}$ | V <sub>DD</sub> =2 V to 3.6 V                 | -0.1  | -   | 0.05  |      |
| t <sub>su</sub> (HSI16) <sup>(2)</sup>   | HSI16 oscillator start-up time                 | -                                             | -     | 0.8 | 1.2   | 116  |
| t <sub>stab</sub> (HSI16) <sup>(2)</sup> | HSI16 oscillator stabilization time            | -                                             | -     | 3   | 5     | μs   |
| I <sub>DD</sub> (HSI16) <sup>(2)</sup>   | HSI16 oscillator power consumption             | -                                             | -     | 155 | 190   | μA   |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> Guaranteed by design.



Figure 16. HSI16 frequency vs. temperature

# Multi-speed internal (MSI) RC oscillator

Table 51. MSI oscillator characteristics<sup>(1)</sup>

| Symbol                     | Parameter                        |                   | Conditions                     | Min   | Тур     | Max   | Unit    |
|----------------------------|----------------------------------|-------------------|--------------------------------|-------|---------|-------|---------|
|                            |                                  |                   | Range 0                        | 98.7  | 100     | 101.3 |         |
|                            |                                  |                   | Range 1                        | 197.4 | 200     | 202.6 | Idda    |
|                            |                                  |                   | Range 2                        | 394.8 | 400     | 405.2 | KIIZ    |
|                            |                                  |                   | Range 3                        | 789.6 | 800     | 810.4 |         |
|                            |                                  |                   | Range 4                        | 0.987 | 1       | 1.013 |         |
|                            |                                  | MSI mode          | Range 5                        | 1.974 | 2       | 2.026 |         |
|                            |                                  | WiSi mode         | Range 6                        | 3.948 | 4       | 4.052 |         |
|                            |                                  |                   | Range 7                        | 7.896 | 8       | 8.104 | MUZ     |
|                            |                                  |                   | Range 8                        | 15.79 | 16      | 16.21 | IVIMZ   |
|                            | MSI frequency                    |                   | Range 9                        | 23.69 | 24      | 24.31 |         |
|                            |                                  |                   | Range 10                       | 31.58 | 32      | 32.42 |         |
|                            | after factory calibration, done  |                   | Range 11                       | 47.38 | 48      | 48.62 |         |
| f <sub>MSI</sub>           | at V <sub>DD</sub> =3 V and      |                   | Range 0                        | -     | 98.304  | -     | - kHz   |
|                            | T <sub>A</sub> =30 °C            |                   | Range 1                        | -     | 196.608 | -     |         |
|                            |                                  |                   | Range 2                        | -     | 393.216 | -     |         |
|                            |                                  |                   | Range 3                        | -     | 786.432 | -     |         |
|                            |                                  |                   | Range 4                        | -     | 1.016   | -     | - MHz   |
|                            |                                  | PLL mode<br>XTAL= | Range 5                        | -     | 1.999   | -     |         |
|                            |                                  | 32.768 kHz        | Range 6                        | -     | 3.998   | -     |         |
|                            |                                  |                   | Range 7                        | -     | 7.995   | -     | MHZ     |
|                            |                                  |                   | Range 8                        | -     | 15.991  | -     | IVII IZ |
|                            |                                  |                   | Range 9                        | -     | 23.986  | -     | MHz     |
|                            |                                  |                   | Range 10                       | -     | 32.014  | -     |         |
|                            |                                  |                   | Range 11                       | -     | 48.005  | -     |         |
| 4.00(2)                    | MSI oscillator                   | MOL               | T <sub>A</sub> = -0 to 85 °C   | -3.5  | -       | 3     | 0,      |
| $\Delta_{TEMP}(MSI)^{(2)}$ | frequency drift over temperature | MSI mode          | T <sub>A</sub> = -10 to 105 °C | -8    | -       | 6     | %       |

Table 51. MSI oscillator characteristics<sup>(1)</sup> (continued)

| Symbol                                         | Parameter                                                 |                      | Conditions                             | ·                              | Min  | Тур  | Max  | Unit |
|------------------------------------------------|-----------------------------------------------------------|----------------------|----------------------------------------|--------------------------------|------|------|------|------|
|                                                |                                                           |                      | Range 0 to 3                           | V <sub>DD</sub> = 2 to 3.6 V   | -1.2 | -    | 0.5  |      |
|                                                |                                                           |                      | Range 0 to 3                           | V <sub>DD</sub> = 2.4 to 3.6 V | -0.5 | -    | 0.5  |      |
| $\Delta_{VDD}(MSI)^{(2)}$                      | MSI oscillator frequency drift                            | MSI mode             | Range 4 to 7                           | V <sub>DD</sub> = 2 to 3.6 V   | -2.5 | ı    | 0.7  |      |
|                                                | over V <sub>DD</sub><br>(reference is 3 V)                | WSI IIIOGE           | Range 4 to 7                           | V <sub>DD</sub> = 2.4 to 3.6 V | -0.8 | ı    |      | %    |
|                                                |                                                           |                      | Range 8 to 11                          | V <sub>DD</sub> = 2 to 3.6 V   | -5   | ı    | 1    |      |
|                                                |                                                           |                      |                                        | V <sub>DD</sub> = 2.4 to 3.6 V | -1.6 | ı    | 1    |      |
| ΔF <sub>SAMPLING</sub> (MSI) <sup>(2)(4)</sup> | Frequency<br>variation in<br>sampling mode <sup>(3)</sup> | MSI mode             | MSI mode T <sub>A</sub> = -10 to 85 °C |                                | -    | 1    | 2    |      |
| CC jitter(MSI) <sup>(4)</sup>                  | RMS cycle-to-<br>cycle jitter                             | PLL mode R           | ange 11                                | -                              | -    | 60   | -    | ps   |
| P jitter(MSI) <sup>(4)</sup>                   | RMS period jitter                                         | PLL mode R           | ange 11                                | -                              | -    | 50   | -    |      |
|                                                |                                                           | Range 0              |                                        | -                              | -    | 10   | 20   |      |
|                                                |                                                           | Range 1              |                                        | -                              | -    | 5    | 10   |      |
| t <sub>SU</sub> (MSI) <sup>(4)</sup>           | MSI oscillator                                            | Range 2              |                                        | -                              | -    | 4    | 8    | 116  |
| ISU(IVISI).                                    | start-up time                                             | Range 3              |                                        | -                              | -    | 3    | 7    | μs   |
|                                                |                                                           | Range 4 to 7         | 7                                      | -                              | -    | 3    |      |      |
|                                                |                                                           |                      | 11                                     | -                              | -    | 2.5  | 6    |      |
| t <sub>STAB</sub> (MSI) <sup>(4)</sup>         |                                                           | PLL mode<br>Range 11 | 10 % of final frequency                | -                              | -    | 0.25 | 0.5  |      |
|                                                | MSI oscillator stabilization time                         |                      | 5 % of final frequency                 | -                              | -    | 0.5  | 1.25 | ms   |
|                                                |                                                           |                      | 1 % of final frequency                 | -                              | -    | -    | 2.5  |      |

Table 51. MSI oscillator characteristics<sup>(1)</sup> (continued)

| Symbol                               | Parameter         |                     | Conditions |   | Min | Тур  | Max | Unit |
|--------------------------------------|-------------------|---------------------|------------|---|-----|------|-----|------|
|                                      |                   |                     | Range 0    | - | -   | 0.6  | 1   |      |
|                                      |                   |                     | Range 1    | - | -   | 0.8  | 1.2 |      |
|                                      |                   |                     | Range 2    | - | -   | 1.2  | 1.7 |      |
|                                      |                   |                     | Range 3    | - | -   | 1.9  | 2.5 |      |
|                                      | MSI oscillator    | MSI and<br>PLL mode | Range 4    | - | -   | 4.7  | 6   | ]    |
| (MCI)(4)                             |                   |                     | Range 5    | - | -   | 6.5  | 9   |      |
| I <sub>DD</sub> (MSI) <sup>(4)</sup> | power consumption |                     | Range 6    | - | -   | 11   | 15  | μΑ   |
|                                      |                   |                     | Range 7    | - | -   | 18.5 | 25  | μΑ   |
|                                      |                   |                     | Range 8    | - | -   | 62   | 80  |      |
|                                      |                   |                     | Range 9    | - | -   | 85   | 110 |      |
|                                      |                   |                     | Range 10   | - | -   | 110  | 130 | - μΑ |
|                                      |                   |                     | Range 11   | - | -   | 155  | 190 |      |

- 1. Guaranteed by characterization results.
- 2. This is a deviation for an individual part once the initial frequency has been measured.
- 3. Sampling mode means Low-power run/Low-power sleep modes with Temperature sensor disable.
- 4. Guaranteed by design.

Figure 17. Typical current consumption vs. MSI frequency



# High-speed internal 48 MHz (HSI48) RC oscillator

Table 52. HSI48 oscillator characteristics<sup>(1)</sup>

| Symbol                   | Parameter                                                                  | Conditions                                                         | Min               | Тур                  | Max                 | Unit |
|--------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------|----------------------|---------------------|------|
| f <sub>HSI48</sub>       | HSI48 frequency                                                            | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C                    | -                 | 48                   | -                   | MHz  |
| TRIM                     | HSI48 user trimming step                                                   | -                                                                  | -                 | 0.11 <sup>(2)</sup>  | 0.18 <sup>(2)</sup> |      |
| USER TRIM<br>COVERAGE    | HSI48 user trimming coverage                                               | ±32 steps                                                          | ±3 <sup>(3)</sup> | ±3.5 <sup>(3)</sup>  | -                   |      |
| DuCy(HSI48)              | Duty cycle                                                                 | -                                                                  | 45 <sup>(2)</sup> | -                    | 55 <sup>(2)</sup>   |      |
| 400                      | Accuracy of the HSI48 oscillator over temperature (factory calibrated)     | V <sub>DD</sub> = 3.0 V to 3.6 V,<br>T <sub>A</sub> = -10 to 85 °C | -                 | -                    | ±3 <sup>(3)</sup>   | %    |
| ACC <sub>HSI48_REL</sub> |                                                                            | V <sub>DD</sub> = 2 V to 3.6 V,<br>T <sub>A</sub> = -10 to 85 °C   | -                 | -                    | ±4.5 <sup>(3)</sup> |      |
| D (USIA8)                | HSI48 oscillator frequency drift                                           | V <sub>DD</sub> = 3 V to 3.6 V                                     | -                 | 0.025 <sup>(3)</sup> | 0.05 <sup>(3)</sup> |      |
| D <sub>VDD</sub> (HSI48) | with V <sub>DD</sub>                                                       | V <sub>DD</sub> = 2 V to 3.6 V                                     | -                 | 0.05 <sup>(3)</sup>  | 0.1 <sup>(3)</sup>  |      |
| t <sub>su</sub> (HSI48)  | HSI48 oscillator start-up time                                             | -                                                                  | -                 | 2.5 <sup>(2)</sup>   | 6 <sup>(2)</sup>    | μs   |
| I <sub>DD</sub> (HSI48)  | HSI48 oscillator power consumption                                         | -                                                                  | -                 | 340 <sup>(2)</sup>   | 380 <sup>(2)</sup>  | μA   |
| N <sub>T</sub> jitter    | Next transition jitter<br>Accumulated jitter on 28 cycles <sup>(4)</sup>   | -                                                                  | -                 | ±0.15 <sup>(2)</sup> | -                   | ns   |
| P <sub>T</sub> jitter    | Paired transition jitter<br>Accumulated jitter on 56 cycles <sup>(4)</sup> | -                                                                  | -                 | ±0.25 <sup>(2)</sup> | -                   | 115  |

<sup>1.</sup>  $V_{DD}$  = 3 V,  $T_A$  = -10 to 85 °C unless otherwise specified.

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Guaranteed by characterization results.

<sup>4.</sup> Jitter measurement are performed without clock source activated in parallel.



Figure 18. HSI48 frequency vs. temperature

# Low-speed internal (LSI) RC oscillator

Table 53. LSI1 oscillator characteristics<sup>(1)</sup>

| Symbol                                  | Parameter                          | Conditions                                  | Min   | Тур | Max   | Unit |  |
|-----------------------------------------|------------------------------------|---------------------------------------------|-------|-----|-------|------|--|
| f <sub>LSI</sub>                        | LSI1 frequency                     | $V_{DD}$ = 3.0 V, $T_A$ = 30 °C             | 31.04 | -   | 32.96 |      |  |
|                                         |                                    | $V_{DD}$ = 2 to 3.6 V, $T_A$ = -10 to 85 °C | 29.5  | -   | 34    | kHz  |  |
| t <sub>SU</sub> (LSI1) <sup>(2)</sup>   | LSI1 oscillator start-up time      | -                                           | -     | 80  | 130   | 116  |  |
| t <sub>STAB</sub> (LSI1) <sup>(2)</sup> | LSI1 oscillator stabilization time | 5% of final frequency                       | -     | 125 | 180   | μs   |  |
| I <sub>DD</sub> (LSI1) <sup>(2)</sup>   | LSI1 oscillator power consumption  | -                                           | -     | 110 | 180   | nA   |  |

<sup>1.</sup> Guaranteed by characterization results.

Table 54. LSI2 oscillator characteristics<sup>(1)</sup>

| Symbol                                | Parameter                                                       | Conditions                                      | Min  | Тур | Max  | Unit  |
|---------------------------------------|-----------------------------------------------------------------|-------------------------------------------------|------|-----|------|-------|
| f <sub>LSI2</sub>                     | LSI2 frequency                                                  | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 30 °C | 21.6 | -   | 44.2 | kHz   |
|                                       |                                                                 | $V_{DD}$ = 2 to 3.6 V, $T_A$ = -10 to 85 °C     | 21.2 | -   | 44.4 | KI IZ |
| t <sub>SU</sub> (LSI2) <sup>(2)</sup> | LSI2 oscillator start-up time                                   | -                                               | 0.7  | -   | 3.5  | ms    |
| I <sub>DD</sub> (LSI2) <sup>(2)</sup> | LSI2 oscillator power consumption                               | -                                               | ı    | 500 | 1180 | nA    |
| ΔT <sub>max</sub> (LSI2)              | Allowed temperature change during sleep duration <sup>(3)</sup> | -                                               | -    | 1.5 | 0.4  | °C    |



<sup>2.</sup> Guaranteed by design.

- 1. Guaranteed by characterization results.
- 2. Guaranteed by design.
- 3. Includes accuracy of 32 Mhz crystal.

#### 6.3.12 PLL characteristics

The parameters given in *Table 55* are derived from tests performed under temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 20: General operating conditions*.

Table 55. PLL characteristics<sup>(1)</sup>

| Symbol                 | Parameter                                               | Conditions              | Min  | Тур | Max | Unit   |  |
|------------------------|---------------------------------------------------------|-------------------------|------|-----|-----|--------|--|
| f                      | PLL input clock <sup>(2)</sup>                          | -                       | 2.66 | -   | 16  | MHz    |  |
| f <sub>PLL_IN</sub>    | PLL input clock duty cycle                              | -                       | 45   | -   | 55  | %      |  |
| f <sub>PLL_P_OUT</sub> | PLL multiplier output clock P                           | -                       | 2    | -   | 64  |        |  |
| f <sub>PLL_Q_OUT</sub> | PLL multiplier output clock Q                           | -                       | 8    | -   | 64  | MHz    |  |
| f <sub>PLL_R_OUT</sub> | PLL multiplier output clock R                           | -                       | 8    | -   | 64  | IVITIZ |  |
| f <sub>VCO_OUT</sub>   | PLL VCO output                                          | -                       | 96   | -   | 344 |        |  |
| t <sub>LOCK</sub>      | PLL lock time                                           | -                       | ı    | 15  | 40  | μs     |  |
| Jitter                 | RMS cycle-to-cycle jitter                               | System clock 64 MHz     | -    | 40  | -   | ne     |  |
| Jillei                 | RMS period jitter                                       | System clock 04 IVII 12 | -    | 30  | -   | ps     |  |
|                        |                                                         | VCO freq = 96 MHz       | -    | 200 | 260 | μA     |  |
| I <sub>DD</sub> (PLL)  | PLL power consumption on V <sub>DD</sub> <sup>(1)</sup> | VCO freq = 192 MHz      | -    | 300 | 380 |        |  |
|                        | 00                                                      | VCO freq = 344 MHz      | -    | 520 | 650 |        |  |

<sup>1.</sup> Guaranteed by design.

57

DS13047 Rev 1 89/120

Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between the two PLLs.

# 6.3.13 Flash memory characteristics

Table 56. Flash memory characteristics<sup>(1)</sup>

| Symbol                 | Parameter                                | Conditions         | Тур           | Max  | Unit    |
|------------------------|------------------------------------------|--------------------|---------------|------|---------|
| t <sub>prog</sub>      | 64-bit programming time                  | -                  | 81.7          | 90.8 | μs      |
| 4                      | One row (64 double word)                 | Normal programming | 5.2           | 5.5  |         |
| <sup>t</sup> prog_row  | programming time                         | Fast programming   | 3.8           | 4.0  |         |
| t <sub>prog_page</sub> | One page (4 KByte) programming time      | Normal programming | 41.8          | 43.0 | me      |
|                        |                                          | Fast programming   | 30.4          | 31.0 | ms      |
| t <sub>ERASE</sub>     | Page (4 KByte) erase time                | -                  | 22.0          | 24.5 |         |
| t <sub>ME</sub>        | Mass erase time                          | -                  | 22.1          | 25.0 |         |
|                        | Average consumption from V               | Write mode         | 3.4           | -    |         |
| I <sub>DD</sub>        | Average consumption from V <sub>DD</sub> | Erase mode         | 3.4           | -    | ]<br>m^ |
|                        | Maximum ourrent (neak)                   | Write mode         | 7 (for 6 μs)  | -    | mA      |
|                        | Maximum current (peak)                   | Erase mode         | 7 (for 67 µs) | -    |         |

<sup>1.</sup> Guaranteed by design.

Table 57. Flash memory endurance and data retention

| Symbol           | Parameter      | Conditions                                          | Min <sup>(1)</sup> | Unit    |  |  |  |  |
|------------------|----------------|-----------------------------------------------------|--------------------|---------|--|--|--|--|
| N <sub>END</sub> | Endurance      | T <sub>A</sub> = -10 to +85 °C                      | 10                 | kcycles |  |  |  |  |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C   | 30                 |         |  |  |  |  |
| t <sub>RET</sub> | Data retention | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 30                 | Years   |  |  |  |  |
|                  |                | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 15                 |         |  |  |  |  |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> Cycling performed over the whole temperature range.

#### 6.3.14 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 58*. They are based on the EMS levels and classes defined in application note AN1709 "EMC design guide for STM8, STM32 and Legacy MCUs", available on *www.st.com*.

| Symbol            | Parameter Conditions                                                                                                                            |                                                                                          | Level/Class |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                                  | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>$f_{HCLK}$ = 64 MHz,<br>conforming to IEC 61000-4-2 | 2B          |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C,<br>$f_{HCLK}$ = 64 MHz,<br>conforming to IEC 61000-4-4 | 5A          |

Table 58. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### **Software recommendations**

The software flow must include the management of runaway conditions such as:

- corrupted program counter
- unexpected reset
- critical data corruption (e.g. control registers)



DS13047 Rev 1 91/120

#### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling two LEDs through the I/O ports). This emission test is compliant with the IEC 61967-2 standard, which specifies the test board and the pin loading.

| Symbol Parameter |                             | Conditions                                       | Conditions Monitored frequency band |                         | Unit |  |
|------------------|-----------------------------|--------------------------------------------------|-------------------------------------|-------------------------|------|--|
|                  |                             |                                                  | moquemey sumu                       | 32 MHz / 64 MHz, 32 MHz |      |  |
|                  |                             |                                                  | 0.1 MHz to 30 MHz                   | 11                      |      |  |
|                  |                             | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, | 30 MHz to 130 MHz                   | 5                       | dBuV |  |
| S <sub>EMI</sub> | S <sub>EMI</sub> Peak level | evel QFN48 package 1 compliant with IFC 61967-2  | 130 MHz to 1 GHz                    | 0                       | ивич |  |
|                  |                             |                                                  | 1 GHz to 2 GHz                      | 8                       |      |  |
|                  |                             |                                                  | EMI level                           | 1.5                     | -    |  |

Table 59. EMI characteristics

#### 6.3.15 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the ANSI/JEDEC standard.

| Symbol Ratings        |                                                       | Conditions                                                         | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|--------------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | T <sub>A</sub> = +25 °C, conforming to<br>ANSI/ESDA/JEDEC JS-001   | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming to<br>ANSI/ESD STM5.3.1 JS-002 | C2a   | 500                             | V    |

Table 60. ESD absolute maximum ratings



<sup>1.</sup> Guaranteed by characterization results.

### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- a supply overvoltage is applied to each power supply pin
- a current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with EIA/JESD 78A IC latch-up standard.

Table 61. Electrical sensitivities

| Symbol | Parameter             | Conditions                                    | Class |
|--------|-----------------------|-----------------------------------------------|-------|
| LU     | Static latch-up class | T <sub>A</sub> = +85 °C conforming to JESD78A | II    |

## 6.3.16 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5  $\mu$ A / 0  $\mu$ A range) or other functional failure (for example reset occurrence or oscillator frequency deviation).

The characterization results are given in *Table 62*.

Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection.

Table 62. I/O current injection susceptibility<sup>(1)</sup>

|        |                                              | Functional s       | usceptibility      |      |
|--------|----------------------------------------------|--------------------|--------------------|------|
| Symbol | Description                                  | Negative injection | •                  |      |
| 1      | Injected current on all pins except PB0, PB1 | -5                 | N/A <sup>(2)</sup> | mΛ   |
| INJ    | Injected current on PB0, PB1 pins            | -5                 | 0                  | - mA |

- 1. Guaranteed by characterization results.
- 2. Injection not possible.

577

DS13047 Rev 1 93/120

# 6.3.17 I/O port characteristics

# General input/output characteristics

Unless otherwise specified, the parameters given in *Table 63* are derived from tests performed under the conditions summarized in *Table 20: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant.

Table 63. I/O static characteristics

| Symbol                | Parameter                                         | Conditions                                                                                                | Min                           | Тур | Max                           | Unit  |
|-----------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------|-----|-------------------------------|-------|
| V                     | I/O input low level voltage <sup>(1)</sup>        |                                                                                                           | -                             | -   | 0.3 x V <sub>DD</sub>         |       |
| $V_{IL}$              | I/O input low level voltage <sup>(2)</sup>        |                                                                                                           |                               |     | 0.39 x V <sub>DD</sub> - 0.06 | V     |
|                       | I/O input<br>high level voltage <sup>(1)</sup>    | 2 V < V <sub>DD</sub> < 3.6 V                                                                             | 0.7 x V <sub>DD</sub>         | -   | -                             | v     |
| V <sub>IH</sub>       | I/O input<br>high level voltage <sup>(2)</sup>    |                                                                                                           | 0.49 x V <sub>DD</sub> + 0.26 | -   | -                             |       |
| V <sub>hys</sub>      | TT_xx, FT_xxx<br>and NRST I/O<br>input hysteresis |                                                                                                           | -                             | 200 | -                             | mV    |
|                       |                                                   | $0 \le V_{IN} \le Max(V_{DDXXX})^{(3)}$                                                                   | -                             | -   | ±100                          |       |
| FT_xx input leakage c | FT_xx input leakage current                       | $\begin{aligned} & Max(V_{DDXXX}) \leq V_{IN} \leq \\ & Max(V_{DDXXX}) + 1 \ V^{(2)(3)(4)} \end{aligned}$ | -                             | -   | 650                           |       |
|                       | m.pat.ioanago oamoni                              | $Max(V_{DDXXX}) +1 V < V_{IN} \le 5.5 V^{(2)(3)(4)(5)(6)}$                                                | -                             | -   | 200 <sup>(7)</sup>            |       |
|                       |                                                   | $0 \le V_{IN} \le Max(V_{DDXXX})^{(3)}$                                                                   | -                             | -   | ±150                          |       |
| I <sub>lkg</sub>      | FT_lu, FT_u and input leakage current             | $\begin{aligned} & Max(V_{DDXXX}) \leq V_{IN} \leq \\ & Max(V_{DDXXX}) + 1 \ V^{(2)(3)} \end{aligned}$    | -                             | -   | 2500                          | nA    |
|                       |                                                   | $Max(V_{DDXXX}) +1 V < V_{IN} \le 5.5 V^{(1)(3)(4)(8)}$                                                   | -                             | -   | 250                           |       |
|                       | TT vv                                             | $V_{IN} \le Max(V_{DDXXX})^{(3)}$                                                                         | -                             | -   | ±150                          |       |
|                       | TT_xx<br>input leakage current                    | $\begin{aligned} &Max(V_{DDXXX}) \leq V_{IN} < \\ &3.6 \ V^{(3)} \end{aligned}$                           | -                             | -   | 2000                          |       |
| R <sub>PU</sub>       | Weak pull-up equivalent resistor <sup>(1)</sup>   | V <sub>IN</sub> = V <sub>SS</sub>                                                                         | 25                            | 40  | 55                            | kΩ    |
| R <sub>PD</sub>       | Weak pull-down equivalent resistor <sup>(1)</sup> | $V_{IN} = V_{DD}$                                                                                         | 25                            | 40  | 55                            | , K12 |
| C <sub>IO</sub>       | I/O pin capacitance                               | -                                                                                                         | -                             | 5   | -                             | pF    |

<sup>1.</sup> Tested in production.

- 5.  $V_{IN}$  must be lower than  $[Max(V_{DDXXX}) + 3.6 V]$ .
- 6. Refer to Figure 19: I/O input characteristics.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> Represents the pad leakage of the I/O itself. The total product pad leakage is given by  $I_{Total\_Ileak\_max}$  = 10  $\mu$ A + number of I/Os where  $V_{IN}$  is applied on the pad x  $I_{Ikg(Max)}$ .

<sup>4.</sup>  $Max(V_{DDXXX})$  is the maximum value among all the I/O supplies.

- To sustain a voltage higher than Min(V<sub>DD</sub>, V<sub>DDA</sub>) + 0.3 V, the internal pull-up and pull-down resistors must be disabled. All FT\_xx IO except FT\_lu, FT\_u and PC3.
- Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS, whose contribution to the series resistance is minimal (~10%).

All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters, as shown in *Figure 19*.



Figure 19. I/O input characteristics

#### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed  $V_{OL}$  /  $V_{OH}$ ).

In the user application, the number of I/O pins that can drive current must be limited to respect the absolute maximum rating specified in Section 6.2.

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 16: Voltage characteristics*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 16: Voltage characteristics).

#### **Output voltage levels**

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT or TT unless otherwise specified).



DS13047 Rev 1 95/120

|                                   | Table 64. Output Voltage characteristics |                                                          |                        |     |      |  |  |  |  |  |  |
|-----------------------------------|------------------------------------------|----------------------------------------------------------|------------------------|-----|------|--|--|--|--|--|--|
| Symbol                            | Parameter                                | Conditions                                               | Min                    | Max | Unit |  |  |  |  |  |  |
| V <sub>OL</sub> <sup>(2)</sup>    | Output low level voltage for an I/O pin  | CMOS port <sup>(3)</sup>                                 | -                      | 0.4 |      |  |  |  |  |  |  |
| V <sub>OH</sub> <sup>(2)</sup>    | Output high level voltage for an I/O pin | I <sub>IO</sub>   = 8 mA<br> V <sub>DD</sub> ≥ 2.7 V     | V <sub>DD</sub> - 0.4  | -   |      |  |  |  |  |  |  |
| V <sub>OL</sub> <sup>(2)</sup>    | Output low level voltage for an I/O pin  | TTL port <sup>(3)</sup>                                  | -                      | 0.4 |      |  |  |  |  |  |  |
| V <sub>OH</sub> <sup>(2)</sup>    | Output high level voltage for an I/O pin | I <sub>IO</sub>   = 8 mA<br>V <sub>DD</sub> ≥ 2.7 V      | 2.4                    | -   |      |  |  |  |  |  |  |
| V <sub>OL</sub> <sup>(2)</sup>    | Output low level voltage for an I/O pin  | I <sub>IO</sub>   = 20 mA                                | -                      | 1.3 |      |  |  |  |  |  |  |
| V <sub>OH</sub> <sup>(2)</sup>    | Output high level voltage for an I/O pin | V <sub>DD</sub> ≥ 2.7 V                                  | V <sub>DD</sub> - 1.3  | -   | V    |  |  |  |  |  |  |
| V <sub>OL</sub> <sup>(2)</sup>    | Output low level voltage for an I/O pin  | I <sub>IO</sub>   = 4 mA                                 | -                      | 0.4 |      |  |  |  |  |  |  |
| V <sub>OH</sub> <sup>(2)</sup>    | Output high level voltage for an I/O pin | V <sub>DD</sub> ≥ 2 V                                    | V <sub>DD</sub> - 0.45 | ı   |      |  |  |  |  |  |  |
| V <sub>OLFM+</sub> <sup>(2)</sup> | Output low level voltage for an FT I/O   | $ I_{IO}  = 20 \text{ mA}$<br>$V_{DD} \ge 2.7 \text{ V}$ | -                      | 0.4 |      |  |  |  |  |  |  |
|                                   | pin in FM+ mode (FT I/O with "f" option) | I <sub>IO</sub>   = 10 mA<br>V <sub>DD</sub> ≥ 2 V       | -                      | 0.4 |      |  |  |  |  |  |  |

Table 64. Output voltage characteristics<sup>(1)</sup>

### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in Table 65.

Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*.

| Speed | Symbol                | Parameter                 | Conditions                               | Min | Max | Unit    |
|-------|-----------------------|---------------------------|------------------------------------------|-----|-----|---------|
|       |                       |                           | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | -   | 5   |         |
|       | Fmax                  | Maximum frequency         | C=50 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V   | -   | 1   | MHz     |
|       | rmax   waximum nequen | waximum nequency          | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | -   | 10  | IVII IZ |
| 00    |                       |                           | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V   | -   | 1.5 |         |
| 00    |                       |                           | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | -   | 25  |         |
|       | Tr/Tf                 | /Tf                       | C=50 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V   | -   | 52  | 20      |
|       | 11/11                 | Output rise and fall time | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | -   | 17  | ns      |
|       |                       |                           | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ ≤2.7 V  | -   | 37  |         |

Table 65. I/O AC characteristics<sup>(1)(2)</sup>

<sup>1.</sup> The  $I_{|O}$  current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 16: Voltage characteristics*, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings  $\Sigma$   $I_{|O}$ .

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

| Speed | Symbol | Parameter                   | Conditions                                                   | Min | Max                | Unit      |  |
|-------|--------|-----------------------------|--------------------------------------------------------------|-----|--------------------|-----------|--|
|       |        |                             | C=50 pF, $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | -   | 25                 |           |  |
|       | Fmax   | Maximum frequency           | C=50 pF, 2 V ≤ V <sub>DD</sub> ≤ ≤2.7 V                      | -   | 10                 | MUZ       |  |
|       | Fillax |                             | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 50                 | MHz       |  |
| 01    |        |                             | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 15                 |           |  |
| 01    |        |                             | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 9                  |           |  |
|       | Tr/Tf  | Output rise and fall time   | C=50 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 16                 |           |  |
|       | 11/11  | Output rise and fall time   | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 4.5                | ns        |  |
|       |        |                             | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 9                  |           |  |
|       |        |                             | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 50                 |           |  |
|       | Fmax   | Maximum frequency           | C=50 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 25                 | MHz       |  |
|       | Tillax |                             | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 100 <sup>(3)</sup> |           |  |
| 10    |        |                             | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 37.5               |           |  |
| 10    |        |                             | C=50 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 5.8                |           |  |
|       | Tr/Tf  | Output rise and fall time   | C=50 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 11                 |           |  |
|       | 11/11  | Output rise and fall time   | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 2.5                | ns        |  |
|       |        |                             | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 5                  |           |  |
|       |        |                             | C=30 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 120 <sup>(3)</sup> |           |  |
|       | Fmax   | Maximum frequency           | C=30 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 50                 | MHz       |  |
|       | Fillax | Maximum nequency            | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 180 <sup>(3)</sup> | IVITIZ    |  |
| 11    |        |                             | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 75 <sup>(3)</sup>  |           |  |
|       |        |                             | C=30 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 3.3                |           |  |
|       | Tr/Tf  | Output rise and fall time   | C=30 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 6                  | 1         |  |
|       | 11/11  | Output rise and rail tillle | C=10 pF, 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                     | -   | 1.7                | – ns<br>– |  |
|       |        |                             | C=10 pF, 2 V ≤ V <sub>DD</sub> ≤ 2.7 V                       | -   | 3.3                |           |  |

Table 65. I/O AC characteristics<sup>(1)(2)</sup> (continued)

# 6.3.18 NRST pin characteristics

The NRST pin input driver uses the CMOS technology. It is connected to a permanent pull-up resistor,  $R_{\text{PU}}$ .

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*.



DS13047 Rev 1 97/120

<sup>1.</sup> The maximum frequency is defined with  $(T_r + T_f) \le 2/3$  T, and Duty cycle comprised between 45 and 55%.

<sup>2.</sup> The fall and rise time are defined, respectively, between 90 and 10%, and between 10 and 90% of the output waveform.

<sup>3.</sup> This value represents the I/O capability but the maximum system frequency is limited to 64 MHz.

| Table 66. NRS | niq T8 | characteristi | cs <sup>(1)</sup> |
|---------------|--------|---------------|-------------------|
|---------------|--------|---------------|-------------------|

| Symbol                 | Parameter                                       | Conditions                                        | Min                   | Тур | Max                   | Unit |
|------------------------|-------------------------------------------------|---------------------------------------------------|-----------------------|-----|-----------------------|------|
| V <sub>IL(NRST)</sub>  | NRST input low level voltage                    | -                                                 | -                     | -   | 0.3 x V <sub>DD</sub> | V    |
| V <sub>IH(NRST)</sub>  | NRST input high level voltage                   | -                                                 | 0.7 x V <sub>DD</sub> | -   | -                     | V    |
| V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis         | -                                                 | -                     | 200 | -                     | mV   |
| R <sub>PU</sub>        | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$                                 | 25                    | 40  | 55                    | kΩ   |
| V <sub>F(NRST)</sub>   | NRST input filtered pulse                       | -                                                 | -                     | -   | 70                    | ns   |
| V <sub>NF(NRST)</sub>  | NRST input not filtered pulse                   | $2 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | 350                   | -   | -                     | 113  |

<sup>1.</sup> Guaranteed by design.

Figure 20. Recommended NRST pin protection



- 1. The reset network protects the device against parasitic resets.
- The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 66, otherwise the reset will not be taken into account by the device.
- 3. The external capacitor on NRST must be placed as close as possible to the device.

<sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (~10%).

# 6.3.19 Analog switches booster

Table 67. Analog switches booster characteristics<sup>(1)</sup>

| Symbol                 | Parameter                                                                     | Min | Тур | Max | Unit |
|------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{DD}$               | Supply voltage                                                                | 2   | -   | 3.6 | V    |
| t <sub>SU(BOOST)</sub> | Booster startup time                                                          | -   | -   | 240 | μs   |
| I <sub>DD(BOOST)</sub> | Booster consumption for $2.0 \text{ V} \leq \text{V}_{DD} \leq 2.7 \text{ V}$ | -   | -   | 500 | μA   |
|                        | Booster consumption for $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$   | -   | -   | 900 | μΑ   |

<sup>1.</sup> Guaranteed by design.

# 6.3.20 Analog-to-Digital converter characteristics

Unless otherwise specified, the parameters given in *Table 68* are preliminary values derived from tests performed under ambient temperature,  $f_{PCLK}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table 20: General operating conditions*.

Note: It is recommended to perform a calibration after each power-up.

Table 68. ADC characteristics<sup>(1) (2)</sup>

| Symbol                          | Parameter                                  | Conditions                                        | Min                                                     | Тур                                           | Max                                                     | Unit                 |
|---------------------------------|--------------------------------------------|---------------------------------------------------|---------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------|----------------------|
| $V_{DDA}$                       | Analog supply voltage                      | -                                                 | 2                                                       | -                                             | 3.6                                                     | V                    |
| f <sub>ADC</sub>                | ADC clock frequency                        | -                                                 | -                                                       | -                                             | 32                                                      | MHz                  |
|                                 |                                            | Resolution = 12 bits                              | -                                                       | -                                             | 2.13                                                    |                      |
| f                               | Sampling rate                              | Resolution = 10 bits                              | -                                                       | -                                             | 2.46                                                    | Mono                 |
| f <sub>s</sub>                  | Sampling rate                              | Resolution = 8 bits                               | -                                                       | -                                             | 2.91                                                    | Msps                 |
|                                 |                                            | Resolution = 6 bits                               | -                                                       | -                                             | 3.55                                                    |                      |
| $f_{TRIG}$                      | External trigger                           | f <sub>ADC</sub> = 32 MHz<br>Resolution = 12 bits | -                                                       | -                                             | 2.13                                                    | MHz                  |
|                                 | frequency                                  | Resolution = 12 bits                              | -                                                       | -                                             | 15                                                      | 1/f <sub>ADC</sub>   |
| V <sub>CMIN</sub>               | Input common mode                          | Differential mode                                 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2<br>- 0.18 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2 | (V <sub>REF+</sub> +<br>V <sub>REF-</sub> )/2<br>+ 0.18 | V                    |
| V <sub>AIN</sub> <sup>(3)</sup> | Conversion voltage range(2)                | -                                                 | 0                                                       | -                                             | V <sub>REF+</sub>                                       | V                    |
| R <sub>AIN</sub>                | External input impedance                   | -                                                 | -                                                       | -                                             | 50                                                      | kΩ                   |
| C <sub>ADC</sub>                | Internal sample and hold capacitor         | -                                                 | -                                                       | 5                                             | -                                                       | pF                   |
| t <sub>STAB</sub>               | Power-up time                              | -                                                 |                                                         | 1                                             |                                                         | Conversion cycle     |
| 4                               | Calibration time                           | f <sub>ADC</sub> = 32 MHz                         |                                                         | 3.625                                         |                                                         | μs                   |
| t <sub>CAL</sub>                | Calibration time                           | -                                                 |                                                         | 116                                           |                                                         | 1 / f <sub>ADC</sub> |
|                                 | Trigger conversion                         | CKMODE = 00                                       | 1.5                                                     | 2                                             | 2.5                                                     |                      |
| t                               | latency Regular and                        | CKMODE = 01                                       | -                                                       | -                                             | 2.0                                                     | 1/f <sub>ADC</sub>   |
| t <sub>LATR</sub>               | injected channels without conversion abort | CKMODE = 10                                       | -                                                       | -                                             | 2.25                                                    | 1/1ADC               |
|                                 | Without conversion about                   | CKMODE = 11                                       | -                                                       | -                                             | 2.125                                                   |                      |
|                                 | Trigger conversion latency Injected        | CKMODE = 00                                       | 2.5                                                     | 3                                             | 3.5                                                     |                      |
| t                               |                                            | CKMODE = 01                                       | -                                                       | -                                             | 3.0                                                     | 1/f <sub>ADC</sub>   |
| 'LATRINJ                        |                                            | CKMODE = 10                                       | -                                                       | -                                             | 3.25                                                    | I '''ADC             |
|                                 | Togalal Collection                         | CKMODE = 11                                       | -                                                       | -                                             | 3.125                                                   |                      |
| t <sub>s</sub>                  | Sampling time                              | f <sub>ADC</sub> = 32 MHz                         | 0.078                                                   | -                                             | 20.0                                                    | μs                   |
| *S                              | Camping time                               | -                                                 | 2.5                                                     | -                                             | 640.5                                                   | 1/f <sub>ADC</sub>   |



Table 68. ADC characteristics<sup>(1)</sup> (continued)

| Symbol                    | Parameter                                        | Conditions                                        | Min   | Тур                      | Max   | Unit               |
|---------------------------|--------------------------------------------------|---------------------------------------------------|-------|--------------------------|-------|--------------------|
| t <sub>ADCVREG_STUP</sub> | ADC voltage regulator start-up time              | -                                                 | -     | -                        | 20    | μs                 |
| +                         | Total conversion time                            | f <sub>ADC</sub> = 32 MHz<br>Resolution = 12 bits | 0.469 | -                        | 20.41 | μs                 |
| t <sub>CONV</sub>         | (including sampling time)                        | Resolution = 12 bits                              |       | cycles for sumations = 1 |       | 1/f <sub>ADC</sub> |
|                           |                                                  | fs = 2.13 Msps                                    | -     | 340                      | 415   |                    |
| I <sub>DDA</sub> (ADC)    | ADC consumption from the V <sub>DDA</sub> supply | fs = 1 Msps                                       | -     | 160                      | 220   | μΑ                 |
|                           |                                                  | fs = 10 ksps                                      | -     | 16                       | 50    |                    |
|                           | ADC consumption from                             | fs = 2.13 Msps                                    | -     | 64                       | 80    |                    |
| I <sub>DDV_S</sub> (ADC)  | the V <sub>REF+</sub> single ended               | fs = 1 Msps                                       | -     | 30                       | 40    | μΑ                 |
|                           | mode                                             | fs = 10 ksps                                      | -     | 0.6                      | 2     |                    |
| I <sub>DDV_D</sub> (ADC)  | ADC consumption from                             | fs = 2.13 Msps                                    | -     | 128                      | 155   |                    |
|                           | the V <sub>REF+</sub> differential               | fs = 1 Msps                                       | -     | 60                       | 70    | μΑ                 |
|                           | mode                                             | fs = 10 ksps                                      | -     | 1.3                      | 3     |                    |

<sup>1.</sup> Guaranteed by design

Table 69. ADC sampling time<sup>(1)(2)</sup>

| Resolution (bits) | RAIN<br>(kΩ) | Minimum sampling time (ns) | Sampling cycles |
|-------------------|--------------|----------------------------|-----------------|
|                   | 0            | 57                         | 2.5             |
|                   | 0.05         | 62                         | 2.5             |
|                   | 0.1          | 67                         | 2.5             |
|                   | 0.2          | 76                         | 2.5             |
|                   | 0.5          | 104                        | 6.5             |
| 12                | 1            | 151                        | 6.5             |
|                   | 5            | 526                        | 24.5            |
|                   | 10           | 994                        | 47.5            |
|                   | 20           | 1932                       | 92.5            |
|                   | 50           | 4744                       | 247.5           |
|                   | 100          | 9430                       | 640.5           |



<sup>2.</sup> The I/O analog switch voltage booster is enabled when  $V_{DDA}$  < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when  $V_{DDA}$  < 2.4V). It is disable when  $V_{DDA} \ge 2.4$  V.

<sup>3.</sup>  $V_{REF+}$  is internally connected to  $V_{DDA}$  and  $V_{REF-}$  is internally connected to  $V_{SS-}$ 

Table 69. ADC sampling time<sup>(1)(2)</sup> (continued)

|                   | 14510 00.7150 00 | impining time. A 7 (continued) |                 |
|-------------------|------------------|--------------------------------|-----------------|
| Resolution (bits) | RAIN<br>(kΩ)     | Minimum sampling time (ns)     | Sampling cycles |
|                   | 0                | 47                             | 2.5             |
|                   | 0.05             | 51                             | 2.5             |
|                   | 0.1              | 55                             | 2.5             |
|                   | 0.2              | 62                             | 2.5             |
|                   | 0.5              | 85                             | 6.5             |
| 10                | 1                | 124                            | 6.5             |
|                   | 5                | 431                            | 24.5            |
|                   | 10               | 816                            | 47.5            |
|                   | 20               | 1584                           | 92.5            |
|                   | 50               | 3891                           | 247.5           |
|                   | 100              | 7734                           | 247.5           |
|                   | 0                | 37                             | 2.5             |
|                   | 0.05             | 40                             | 2.5             |
|                   | 0.1              | 43                             | 2.5             |
|                   | 0.2              | 49                             | 2.5             |
|                   | 0.5              | 67                             | 2.5             |
| 8                 | 1                | 97                             | 6.5             |
|                   | 5                | 337                            | 12.5            |
|                   | 10               | 637                            | 24.5            |
|                   | 20               | 1237                           | 47.5            |
|                   | 50               | 3037                           | 247.5           |
|                   | 100              | 6038                           | 247.5           |

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup>  $V_{DD}$  = 2 V,  $C_{pcb}$  = 4.7 pF, 105 °C, booster enabled.

Table 70. ADC accuracy - Limited test conditions  $\mathbf{1}^{(1)(2)(3)}$ 

| Symbol                        | Parameter                                        | Conditi                                                                                              |              | Min  | Тур  | Max | Unit |
|-------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------|------|------|-----|------|
| FT                            | Total                                            |                                                                                                      | Single ended | -    | 4    | 5   |      |
| ET                            | unadjusted<br>error                              |                                                                                                      | Differential | -    | 3.5  | 4.5 |      |
| EO                            | Offset error                                     |                                                                                                      | Single ended | -    | 1    | 2.5 |      |
| LO                            | Oliset elloi                                     |                                                                                                      | Differential | -    | 1.5  | 2.5 |      |
| EG                            | Gain error                                       | ,                                                                                                    | Single ended | -    | 2.5  | 4.5 | LSB  |
| LG                            | Gain enoi                                        | ADC clock frequency ≤ 32 MHz,<br>Sampling rate ≤ 2.13 Msps,<br>V <sub>DDA</sub> = 3 V,<br>TA = 25 °C | Differential | -    | 2.5  | 3.5 |      |
| ED                            | Differential                                     | × × × × × × × × × × × × × × × × × × ×                                                                | Single ended | -    | 1    | 1.5 |      |
|                               | linearity error                                  | k frequency ≤<br>ng rate ≤ 2.13<br>V <sub>DDA</sub> = 3 V,<br>TA = 25 °C                             | Differential | -    | 1    | 1.2 |      |
| EL                            | Integral                                         | requ<br>rate<br>DDA<br>A = 3                                                                         | Single ended | -    | 1.5  | 2.5 |      |
| LL                            | linearity error                                  | ock f                                                                                                | Differential | -    | 1    | 2   |      |
| ENOB                          | Effective                                        | C clc                                                                                                | Single ended | 10.4 | 10.5 | -   | bits |
| LINOB                         | number of bits                                   | AD                                                                                                   | Differential | 10.8 | 10.9 | -   | טונס |
|                               | Signal-to-noise                                  |                                                                                                      | Single ended | 64.4 | 65   | -   |      |
| SINAD                         | and distortion ratio                             |                                                                                                      | Differential | 66.8 | 67.4 | -   | dB   |
| SNR                           | Signal-to-noise                                  |                                                                                                      | Single ended | 65   | 66   | -   | -    |
| SINIX                         | ratio                                            |                                                                                                      | Differential | 67   | 68   | -   |      |
| THD Total harmonic distortion | ency ≤ 32 MHz,<br>≤ 2.13 Msps,<br>= 3 V,<br>25°C | Single ended                                                                                         | -            | -74  | -73  | dB  |      |
|                               | distortion                                       | ADC clock frequency ≤ 32 MHz, Sampling rate ≤ 2.13 Msps, V <sub>DDA</sub> = 3 V, TA = 25 °C          | Differential | -    | -79  | -76 | נ    |

<sup>1.</sup> Guaranteed by design.

577

<sup>2.</sup> ADC DC accuracy values are measured after internal calibration.

ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be
avoided as this significantly reduces the accuracy of the conversion being performed on another analog
input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject
negative current.

<sup>4.</sup> The I/O analog switch voltage booster is enable when  $V_{DDA}$  < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when  $V_{DDA}$  < 2.4 V). It is disable when  $V_{DDA} \ge 2.4$  V. No oversampling.

Table 71. ADC accuracy - Limited test conditions  $2^{(1)(2)(3)}$ 

| Symbol             | Parameter            | Conditi                                                                                             | ons <sup>(4)</sup> | Min  | Тур  | Max    | Unit |
|--------------------|----------------------|-----------------------------------------------------------------------------------------------------|--------------------|------|------|--------|------|
| ГТ                 | Total                |                                                                                                     | Single ended       | -    | 4    | 6.5    |      |
| ET                 | unadjusted<br>error  |                                                                                                     | Differential       | -    | 3.5  | 5.5    |      |
| EO                 | Offset error         |                                                                                                     | Single ended       | -    | 1    | 5      |      |
| EO                 | Oliset elloi         |                                                                                                     | Differential       | -    | 1.5  | 3      |      |
| EG                 | Gain error           | ,                                                                                                   | Single ended       | -    | 2.5  | 6      | LSB  |
| LG                 | Gain enoi            | ADC clock frequency ≤ 32 MHz,<br>Sampling rate ≤ 2.13 Msps,<br>V <sub>DDA</sub> ≥ 2 V<br>TA = 25 °C | Differential       | -    | 2.5  | 3.5    |      |
| ED                 | Differential         | × 2 × 0 × 2 × 0                                                                                     | Single ended       | -    | 1    | 1.5    |      |
|                    | linearity error      | k frequency $\leq$ 100 rate $\leq$ 2.13 V <sub>DDA</sub> $\geq$ 2 V TA = 25 °C                      | Differential       | -    | 1    | 1.2    |      |
| EL                 | Integral             | requ<br>rate<br><sub>DDA</sub><br>A = 2                                                             | Single ended       | -    | 1.5  | 3.5    |      |
| CL.                | linearity error      | ock f                                                                                               | Differential       | -    | 1    | 2.5    |      |
| ENOB               | Effective            | C clc                                                                                               | Single ended       | 10   | 10.5 | -      | bits |
| LINOB              | number of bits       | AD                                                                                                  | Differential       | 10.7 | 10.9 | - 5118 | טונס |
|                    | Signal-to-noise      |                                                                                                     | Single ended       | 62   | 65   | -      |      |
| SINAD              | and distortion ratio |                                                                                                     | Differential       | 66   | 67.4 | -      | dB   |
| SNR                | Signal-to-noise      |                                                                                                     | Single ended       | 64   | 66   | -      |      |
| SINK               | ratio                |                                                                                                     | Differential       | 66.5 | 68   | -      |      |
| TUD Total harmonic |                      | iency ≤ 32 MHz,<br>i ≤ 2.13 Msps,<br>≥ 2 V<br>25 °C                                                 | Single ended       | -    | -74  | -67    | dB   |
| THD distortion     | distortion           | ADC clock frequency $\leq$ 32 MHz, Sampling rate $\leq$ 2.13 Msps, $V_{DDA} \geq$ 2 V TA = 25 °C    | Differential       | -    | -79  | -71    | άĐ   |

<sup>1.</sup> Guaranteed by design.



<sup>2.</sup> ADC DC accuracy values are measured after internal calibration.

ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be
avoided as this significantly reduces the accuracy of the conversion being performed on another analog
input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject
negative current.

<sup>4.</sup> The I/O analog switch voltage booster is enable when  $V_{DDA}$  < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when  $V_{DDA}$  < 2.4 V). It is disable when  $V_{DDA} \ge 2.4$  V. No oversampling.

Table 72. ADC accuracy - Limited test conditions  $3^{(1)(2)(3)}$ 

| Symbol         | Parameter                                                                                                                          | Conditi                                                                                                            |              | Min  | Тур  | Max         | Unit |
|----------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|------|------|-------------|------|
| ГТ             | Total                                                                                                                              |                                                                                                                    | Single ended | -    | 4.5  | 6.5         |      |
| ET             | unadjusted<br>error                                                                                                                |                                                                                                                    | Differential | -    | 4.5  | 5.5         |      |
| EO             | Offset error                                                                                                                       |                                                                                                                    | Single ended | -    | 2.5  | 5           |      |
| LO             | Oliset elloi                                                                                                                       |                                                                                                                    | Differential | -    | 2.5  | 3           |      |
| EG             | Gain error                                                                                                                         | ,, Hz,                                                                                                             | Single ended | -    | 3.5  | 6           | LSB  |
| LG             | Gaill elloi                                                                                                                        | ADC clock frequency ≤ 32 MHz,<br>Sampling rate ≤ 2.13 Msps,<br>2 V ≤ V <sub>DDA</sub> = V <sub>REF+</sub> ≤ 3.6 V, | Differential | -    | 3.5  | 5           |      |
| ED             | Differential                                                                                                                       | y s 3<br>13 N<br>1+ s                                                                                              | Single ended | -    | 1.2  | 1.5         |      |
| LD             | linearity error                                                                                                                    | iency<br>s 2.                                                                                                      | Differential | -    | 1    | 1.2         |      |
| EL             | Integral                                                                                                                           | requ<br>rate                                                                                                       | Single ended | -    | 2.5  | 3.5         |      |
| LL             | linearity error                                                                                                                    | ock f<br>oling<br>V <sub>DD</sub>                                                                                  | Differential | -    | 2    | 2.5         |      |
| ENOB           | Effective                                                                                                                          | C clc<br>Samp<br>V ≤                                                                                               | Single ended | 10   | 10.4 | -           | bits |
| LINOD          | number of bits                                                                                                                     | AD<br>S                                                                                                            | Differential | 10.6 | 10.7 | -           | Dita |
| 011145         | Signal-to-noise                                                                                                                    |                                                                                                                    | Single ended | 62   | 64   | -           |      |
| SINAD          | and distortion ratio                                                                                                               |                                                                                                                    | Differential | 65   | 66   | -           | dB   |
| SNR            | Signal-to-noise                                                                                                                    |                                                                                                                    | Single ended | 63   | 65   | -           | -    |
| SINIX          | ratio                                                                                                                              |                                                                                                                    | Differential | 66   | 67   | -           |      |
| THD            | Tup Total harmonic                                                                                                                 | ency ≤ 32 MHz,<br>≤ 2.13 Msps,<br>/REF+ ≤ 3.6 V,                                                                   | Single ended | -    | -71  | -67         | dB   |
| THD distortion | ADC clock frequency $\leq$ 32 MHz, Sampling rate $\leq$ 2.13 Msps, $2 \text{ V} \leq \text{V}_{DDA} = \text{V}_{REF+} \leq$ 3.6 V, | Differential                                                                                                       | -            | -72  | -71  | ָּבָּ<br>פֿ |      |

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> ADC DC accuracy values are measured after internal calibration.

ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be
avoided as this significantly reduces the accuracy of the conversion being performed on another analog
input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject
negative current.

<sup>4.</sup> The I/O analog switch voltage booster is enable when  $V_{DDA}$  < 2.4 V (BOOSTEN = 1 in the SYSCFG\_CFGR1 when  $V_{DDA}$  < 2.4 V). It is disable when  $V_{DDA} \ge 2.4$  V. No oversampling.



Figure 21. ADC accuracy characteristics





- Refer to Table 68: ADC characteristics for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (refer to *Table 63: I/O static characteristics* for the value of the pad capacitance). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.
- 3. Refer to Table 63: I/O static characteristics for the values of Ilkg.

### General PCB design guidelines

Power supply decoupling has to be performed as shown in *Figure 10: Power supply scheme*. The 10 nF capacitor needs to be ceramic (good quality), placed as close as possible to the chip.



### 6.3.21 Temperature sensor characteristics

Table 73. TS characteristics

| Symbol                                        | Parameter                                                           | Min   | Тур  | Max   | Unit    |
|-----------------------------------------------|---------------------------------------------------------------------|-------|------|-------|---------|
| T <sub>L</sub> <sup>(1)</sup>                 | V <sub>TS</sub> linearity with temperature                          | -     | ±1   | ±2    | °C      |
| Avg_Slope <sup>(2)</sup>                      | Average slope                                                       | 2.3   | 2.5  | 2.7   | mV / °C |
| V <sub>30</sub>                               | Voltage at 30 °C (±5 °C) <sup>(3)</sup>                             | 0.742 | 0.76 | 0.785 | V       |
| t <sub>START</sub><br>(TS_BUF) <sup>(1)</sup> | Sensor buffer start-up time in continuous mode <sup>(4)</sup>       | -     | 8    | 15    | μs      |
| t <sub>START</sub> (1)                        | Start-up time when entering in continuous mode <sup>(4)</sup>       | -     | 70   | 120   | μs      |
| t <sub>S_temp</sub> <sup>(1)</sup>            | ADC sampling time when reading the temperature                      | 5     | -    | -     | μs      |
| I <sub>DD</sub> (TS) <sup>(1)</sup>           | Temperature sensor consumption from $V_{DD}$ , when selected by ADC | -     | 4.7  | 7     | μΑ      |

<sup>1.</sup> Guaranteed by design.

# 6.3.22 V<sub>BAT</sub> monitoring characteristics

Table 74. V<sub>BAT</sub> monitoring characteristics

| Symbol                             | Parameter                               | Min | Тур | Max | Unit |
|------------------------------------|-----------------------------------------|-----|-----|-----|------|
| R                                  | Resistor bridge for V <sub>BAT</sub>    | -   | 39  | -   | kΩ   |
| Q                                  | Ratio on V <sub>BAT</sub> measurement   | -   | 3   | -   | -    |
| Er <sup>(1)</sup>                  | Error on Q                              | -10 | -   | 10  | %    |
| t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the VBAT | 12  | -   | -   | μs   |

<sup>1.</sup> Guaranteed by design.

Table 75. V<sub>BAT</sub> charging characteristics

| Symbol          | Parameter         | Conditions | Min | Тур | Max | Unit |
|-----------------|-------------------|------------|-----|-----|-----|------|
| R <sub>BC</sub> | Battery           | VBRS = 0   | -   | 5   | -   |      |
|                 | charging resistor | VBRS = 1   | -   | 1.5 | -   | kΩ   |

#### 6.3.23 Timer characteristics

The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.17 for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).



DS13047 Rev 1 107/120

<sup>2.</sup> Guaranteed by characterization results.

Measured at V<sub>DDA</sub> = 3.0 V ±10 mV. The V<sub>30</sub> ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 9: Temperature sensor calibration values.

<sup>4.</sup> Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes.

| Symbol                 | Parameter                                    | Conditions                    | Min      | Max                     | Unit                 |  |  |  |
|------------------------|----------------------------------------------|-------------------------------|----------|-------------------------|----------------------|--|--|--|
| t                      | Timer resolution time                        | -                             | 1        | -                       | t <sub>TIMxCLK</sub> |  |  |  |
| <sup>t</sup> res(TIM)  | Timer resolution time                        | f <sub>TIMxCLK</sub> = 64 MHz | 15.625   | -                       | ns                   |  |  |  |
| f                      | Timer external clock frequency on CH1 to CH4 | -                             | 0        | f <sub>TIMxCLK</sub> /2 | MHz                  |  |  |  |
| 'EXT                   |                                              | f <sub>TIMxCLK</sub> = 64 MHz | 0        | 40                      | IVITZ                |  |  |  |
| Pos                    | Timer resolution                             | TIM1, TIM16, TIM17            | -        | 16                      | bit                  |  |  |  |
| Res <sub>TIM</sub>     | Timer resolution                             | TIM2                          | -        | 32                      | Dit                  |  |  |  |
| t                      | 16-bit counter clock period                  | -                             | 1        | 65536                   | t <sub>TIMxCLK</sub> |  |  |  |
| <sup>t</sup> COUNTER   | 10-bit counter clock period                  | f <sub>TIMxCLK</sub> = 64 MHz | 0.015625 | 1024                    | μs                   |  |  |  |
| t                      | Maximum possible count with                  | -                             | -        | 65536 × 65536           | t <sub>TIMxCLK</sub> |  |  |  |
| <sup>t</sup> MAX_COUNT | 32-bit counter                               | f <sub>TIMxCLK</sub> = 64 MHz | -        | 67.10                   | S                    |  |  |  |

Table 76. TIMx<sup>(1)</sup> characteristics

<sup>1.</sup> TIMx is used as a general term where x stands for 1, 2, 16 or 17.

| Table 77. IWDG min/max timeout period at | 32 kHz | (LSI1) <sup>(1)</sup> |
|------------------------------------------|--------|-----------------------|
|------------------------------------------|--------|-----------------------|

|                   |              | <u> </u>                     | ' '                          |      |
|-------------------|--------------|------------------------------|------------------------------|------|
| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0] = 0x000 | Max timeout RL[11:0] = 0xFFF | Unit |
| /4                | 0            | 0.125                        | 512                          |      |
| /8                | 1            | 0.250                        | 1024                         |      |
| /16               | 2            | 0.500                        | 2048                         |      |
| /32               | 3            | 1.0                          | 4096                         | ms   |
| /64               | 4            | 2.0                          | 8192                         |      |
| /128              | 5            | 4.0                          | 16384                        |      |
| /256              | 6 or 7       | 8.0                          | 32768                        |      |
|                   |              |                              |                              |      |

The exact timings still depend on the phasing of the APB interface clock vs. the LSI clock, hence there is always a full RC period of uncertainty.

# 6.3.24 Communication interfaces characteristics

# I<sup>2</sup>C interface characteristics

The I2C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for:

- Standard-mode (Sm): bit rate up to 100 kbit/s
- Fast-mode (Fm): bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): bit rate up to 1 Mbit/s.

| Symbol                | Parameter           | Condition      |                            | Min | Unit |  |
|-----------------------|---------------------|----------------|----------------------------|-----|------|--|
| f <sub>(I2CCLK)</sub> | I2CCLK<br>frequency | Standard-mode  | -                          | 2   |      |  |
|                       |                     | Fast-mode      | Analog filter ON, DNF = 0  | 9   | MHz  |  |
|                       |                     |                | Analog filter OFF, DNF = 1 | 9   |      |  |
|                       |                     | Fast-mode Plus | Analog filter ON, DNF = 0  | 19  |      |  |
|                       |                     |                | Analog filter OFF, DNF = 1 | 16  |      |  |

Table 78. Minimum I2CCLK frequency in all I<sup>2</sup>C modes

The I2C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to the reference manual RM0471).

The SDA and SCL I/O requirements are met with the following restriction: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DD}$  is disabled, but is still present. The 20 mA output drive requirement in Fast-mode Plus is supported partially.

This limits the maximum load  $C_{\text{load}}$  supported in Fast-mode Plus, given by these formulas:

- $t_r(SDA/SCL) = 0.8473 \times R_p \times C_{load}$
- $R_p(min) = [V_{DD} V_{OL}(max)] / I_{OL}(max)$

where  $R_p$  is the I2C lines pull-up. Refer to Section 6.3.17 for the I2C I/Os characteristics.

All I2C SDA and SCL I/Os embed an analog filter, refer to Table 79 for its characteristics.

Table 79. I2C analog filter characteristics<sup>(1)</sup>

| Symbol          | Parameter                                                              | Min               | Max                | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 110 <sup>(3)</sup> | ns   |

- 1. Guaranteed by design.
- 2. Spikes with widths below  $t_{AF(min)}$  are filtered.
- 3. Spikes with widths above  $t_{AF(max)}$  are not filtered

#### **SPI** characteristics

Unless otherwise specified, the parameters given in *Table 80* for SPI are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and supply voltage conditions summarized in *Table 20: General operating conditions*.

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 x V<sub>DD</sub>

Refer to Section 6.3.17 for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

57

DS13047 Rev 1 109/120

Electrical characteristics STM32WB50CG

Table 80. SPI characteristics<sup>(1)</sup>

| Symbol                                                                 | Parameter                | rameter Conditions                                                                     |                         | Тур               | Max                   | Unit |
|------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------|-------------------------|-------------------|-----------------------|------|
|                                                                        |                          | Master mode<br>2 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1                          |                         |                   | 32                    |      |
|                                                                        |                          | Master transmitter mode<br>2 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1              |                         |                   | 32                    |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>                              | SPI clock frequency      | Slave receiver mode<br>2 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1                  | -                       | -                 | 32                    | MHz  |
|                                                                        |                          | Slave mode transmitter/full duplex<br>2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1 |                         |                   | 32 <sup>(2)</sup>     |      |
|                                                                        |                          | Slave mode transmitter/full duplex 2 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1      |                         |                   | 20.5 <sup>(2)</sup>   |      |
| t <sub>su(NSS)</sub>                                                   | NSS setup time           | Slave mode, SPI prescaler = 2                                                          | 4xT <sub>PCLK</sub>     | -                 | -                     |      |
| t <sub>h(NSS)</sub>                                                    | NSS hold time            | Slave mode, SPI prescaler = 2                                                          | 2xT <sub>PCLK</sub>     | -                 | -                     | _    |
| $\begin{matrix} t_{\text{w(SCKH)}} \\ t_{\text{w(SCKL)}} \end{matrix}$ | SCK high and low time    | Master mode                                                                            | T <sub>PCLK</sub> - 1.5 | T <sub>PCLK</sub> | T <sub>PCLK</sub> + 1 |      |
| t <sub>su(MI)</sub>                                                    | Data input setup time    | Master mode                                                                            | 1.5                     | -                 | -                     |      |
| t <sub>su(SI)</sub>                                                    | Data input setup time    | Slave mode                                                                             | 1                       | -                 | -                     |      |
| t <sub>h(MI)</sub>                                                     | Data input hold time     | Master mode                                                                            | 5                       | -                 | -                     | ns   |
| t <sub>h(SI)</sub>                                                     | Data input hold time     | Slave mode                                                                             | 1                       | -                 | -                     | 1115 |
| t <sub>a(SO)</sub>                                                     | Data output access time  | Slave mode                                                                             | 9                       | -                 | 34                    |      |
| t <sub>dis(SO)</sub>                                                   | Data output disable time | - Slave mode                                                                           | 9                       | -                 | 16                    |      |
| +                                                                      | Data output valid time   | Slave mode 2.7 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1                            | -                       | 14.5              | 15.5                  |      |
| t <sub>v(SO)</sub>                                                     |                          | Slave mode 2 < V <sub>DD</sub> < 3.6 V<br>Voltage Range 1                              | -                       | 15.5              | 24                    | ns   |
| t <sub>v(MO)</sub>                                                     |                          | Master mode (after enable edge)                                                        | -                       | 2.5               | 3                     |      |
| t <sub>h(SO)</sub>                                                     | Data output hold time    | Slave mode (after enable edge)                                                         | 8                       | -                 | -                     |      |
| t <sub>h(MO)</sub>                                                     | Data output Hold tillle  | Master mode (after enable edge)                                                        | 1                       | -                 | -                     |      |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> Maximum frequency in Slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$ , which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty(SCK) = 50 %.



Figure 23. SPI timing diagram - slave mode and CPHA = 0





1. Measurement points are set at CMOS levels: 0.3  $V_{DD}$  and 0.7  $V_{DD}$ .

Electrical characteristics STM32WB50CG



Figure 25. SPI timing diagram - master mode

1. Measurement points are set at CMOS levels: 0.3  $\rm V_{DD}$  and 0.7  $\rm V_{DD}$ .

STM32WB50CG Package information

# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

## 7.1 UFQFPN48 package information

Figure 26. UFQFPN - 48 leads, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline



- 1. Drawing is not to scale.
- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- 3. There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground.

577

DS13047 Rev 1 113/120

Package information STM32WB50CG

Table 81. UFQFPN48 - 48 leads, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data

|        | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| Α      | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| A1     | 0.000       | 0.020 | 0.050 | 0.0000                | 0.0008 | 0.0020 |
| D      | 6.900       | 7.000 | 7.100 | 0.2717                | 0.2756 | 0.2795 |
| E      | 6.900       | 7.000 | 7.100 | 0.2717                | 0.2756 | 0.2795 |
| D2     | 5.500       | 5.600 | 5.700 | 0.2165                | 0.2205 | 0.2244 |
| E2     | 5.500       | 5.600 | 5.700 | 0.2165                | 0.2205 | 0.2244 |
| L      | 0.300       | 0.400 | 0.500 | 0.0118                | 0.0157 | 0.0197 |
| Т      | -           | 0.152 | -     | -                     | 0.0060 | -      |
| b      | 0.200       | 0.250 | 0.300 | 0.0079                | 0.0098 | 0.0118 |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |
| ddd    | -           | -     | 0.080 | -                     | -      | 0.0031 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 27. UFQFPN48 - 48 leads, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint



<sup>1.</sup> Dimensions are expressed in millimeters.

### **Device marking for UFQFPN48**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

The printed markings may differ depending on the supply chain.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.

Product identification<sup>(1)</sup>

CGU5

Date code

Pin 1 identifier

Product

Y

W

Revision code

Figure 28. UFQFPN48 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



DS13047 Rev 1 115/120

MSv63026V1

Package information STM32WB50CG

## 7.2 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 22: General operating conditions*.

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, can be calculated using the equation:

$$T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$$

where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W,
- $P_D$  max is the sum of  $P_{INT}$  max and  $P_{I/O}$  max ( $P_D$  max =  $P_{INT}$  max +  $P_{I/O}$  max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watt. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins:

•  $P_{I/O}$  max =  $\Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH})$ 

taking into account the actual  $V_{OL}$  /  $I_{OL}$  and  $V_{OH}$  /  $I_{OH}$  of the I/Os at low and high level in the application.

Note: As the radiated RF power is quite low (< 4 mW), it is not necessary to remove it from the chip power consumption.

Note: RF characteristics (such as sensitivity, Tx power, consumption) are provided up to 85 °C.

| Symbol        | Parameter                                                     | Value | Unit |
|---------------|---------------------------------------------------------------|-------|------|
| $\Theta_{JA}$ | Thermal resistance junction-ambient<br>UFQFPN48 - 7 mm x 7 mm | 51.0  | °C/W |

Table 82. Package thermal characteristics

#### 7.2.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

## 7.2.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8*.

Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature.

As applications do not commonly use the STM32WB50CG at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application.

The following example shows how to calculate the temperature range needed for a given application.



STM32WB50CG Package information

### **Example: High-performance application**

Assuming the following application conditions:

Maximum ambient temperature  $T_{Amax}$  = 82 °C (measured according to JESD51-2),  $I_{DDmax}$  = 50 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with  $I_{OL}$  = 8 mA,  $V_{OL}$  = 0.4 V and maximum 8 I/Os used at the same time in output at low level with  $I_{OL}$  = 20 mA,  $V_{OL}$ = 1.3 V

 $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ 

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW:

 $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ 

Using the values obtained in  $\it Table~82~T_{\it Jmax}$  is calculated as follows:

For UFQFPN48, 51 °C/W

 $T_{Jmax}$  = 82 °C + (51 °C/W × 447 mW) = 82 °C + 22 °C = 104 °C

This is within the range of the suffix 5 version parts ( $-10 < T_J < 105$  °C), see Section 8.

In this case, parts must be ordered at least with the temperature range suffix 5 (see Section 8).

47/

DS13047 Rev 1 117/120

# 8 Ordering information



For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

STM32WB50CG Revision history

# 9 Revision history

Table 83. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 08-Jul-2019 | 1        | Initial release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2019 STMicroelectronics – All rights reserved