High-Efficiency, 1.5A, 36V, 2.2MHz, Synchronous, Step-Down LED Driver #### DESCRIPTION The MP4425A is a high-frequency, synchronous, rectified, step-down, switch-mode white LED driver with built-in power MOSFETs. It offers a very compact solution to achieve 1.5A of continuous output current with excellent load and line regulation over a wide input supply range. The MP4425A has synchronous mode operation to get high efficiency. Current mode operation provides fast transient response and eases loop stabilization. Full protection features include over-current protection (OCP) and thermal shutdown (TSD). The MP4425A requires a minimal number of readily available, standard external components, and is available in a space-saving QFN-13 (2.5mmx3mm) package. ## **FEATURES** - Wide 4V to 36V Operating Input Range - 85mΩ/50mΩ Low R<sub>DS(ON)</sub> Internal Power MOSFETs - High-Efficiency Synchronous Mode Operation - Default 2.2MHz Switching Frequency - PWM Dimming (Min 100Hz Dimming Frequency) - Forced CCM Mode - 0.2V Reference Voltage - Internal Soft Start - Fault Indication for LED Short, Open, and Thermal Shutdown - Over-Current Protection (OCP) with Valley-Current Detection - Thermal Shutdown - CISPR25 Class 5 Compliant - Available in a QFN-13 (2.5mmx3mm) Package # **APPLICATIONS** Automotive LED Lighting All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # TYPICAL APPLICATION # Efficiency vs. LED Current # **ORDERING INFORMATION** | Part Number * | Package | Top Marking | |---------------|--------------------|-------------| | MP4425AGQB | QFN-13 (2.5mmx3mm) | See Below | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP4425AGQB-Z). # **TOP MARKING** BDU YWW LLL BDU: Product code of MP4425AGQB Y: Year code WW: Week code LLL: Lot number # PACKAGE REFERENCE 2 # PIN FUNCTIONS | Pin# | Name | Description | | |---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 2 | IN | <b>Supply voltage.</b> The MP4425A operates from a 4V to 36V input rail. It requires C <sub>IN</sub> to decouple the input rail. Connect using a wide PCB trace. | | | 3 | NC | Do not connect. | | | 4 | /FAULT | <b>Fault indicator.</b> This open-drain output is pulled low when an LED short, open, or thermal shutdown occurs. | | | 5 | EN/DIM | <b>Enable/dimming control.</b> Pull EN high to enable the MP4425A. Apply a 100Hz to 2kHz external clock to the EN/DIM pin for PWM dimming. | | | 6 | FB | LED current feedback input. | | | 7 | VCC | Internal bias supply. Decouple VCC with a 0.1μF to 0.22μF capacitor. The capacitance should not exceed 0.22μF. | | | 8 | AGND | <b>Analog ground.</b> Reference ground of the logic circuit. AGND is connected to PGND internally. There is no need to add external connections to PGND. | | | 9 | SW | Switch output. Connect using a wide PCB trace. | | | 10 | BST | <b>Bootstrap.</b> Requires a capacitor connected between the SW and BST pins to form a floating supply across the high-side switch driver. It is strongly recommended to place a $20\Omega$ resistor placed between SW and the BST capacitor to reduce the SW spike voltage. | | | 11, 12,<br>13 | PGND | <b>Power ground.</b> PGND is the reference ground of the power device, and requires careful consideration during PCB layout. For best results, connect PGND with copper pours and vias. | | # **ABSOLUTE MAXIMUM RATINGS (1)** | Supply voltage (V <sub>IN</sub> ) | 0.3V to +40V | |-----------------------------------|--------------------------------| | Switch voltage (V <sub>SW</sub> ) | 0.3V to $V_{IN} + 0.3V$ | | BST voltage (V <sub>BST</sub> ) | V <sub>SW</sub> + 6V | | All other pins | 0.3V to +6V (2) | | Continuous power dissipation | on $(T_A = 25^{\circ}C)^{(3)}$ | | QFN-13 (2.5mmx3mm) | 2.08W | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | 65°C to +150°C | | | | # **Recommended Operating Conditions** | Supply voltage (V <sub>IN</sub> ) | 4V to 36V | |-----------------------------------|-----------------| | LED current (I <sub>LED</sub> ) | Up to 1.5A | | Operating junction temp (T. | )40°C to +125°C | # **Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-13 (2.5mmx3mm) ......... 60 ...... 13... °C/W #### Notes: - Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device. - For details regarding the EN/DIM pin's ABS MAX rating, see the Enable Control section on page 12. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 4) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{IN} = 12V$ , $V_{EN} = 2V$ , $T_J = -40$ °C to +125°C (5), typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------|------|------|------|-----------------| | Supply current (shutdown) | I <sub>IN</sub> | $V_{EN} = 0V$ | | 12 | | μA | | Supply current (quiescent) | ΙQ | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V, no switching | | 0.6 | 0.8 | mA | | HS switch on resistance | HS <sub>RDS-ON</sub> | V <sub>BST-SW</sub> = 5V | | 85 | 150 | mΩ | | LS switch on resistance | LS <sub>RDS-ON</sub> | Vcc = 5V | | 50 | 105 | mΩ | | Switch leakage | SW <sub>LKG</sub> | $V_{EN} = 0V$ , $V_{SW} = 12V$ | | | 1 | μA | | Current limit (6) | ILIMIT | Under 40% duty cycle | 2.5 | 4 | 5.5 | Α | | Reverse current limit | | | | 1.2 | | Α | | Oscillator frequency | f <sub>SW</sub> | V <sub>FB</sub> = 100mV | 1800 | 2200 | 2600 | kHz | | Maximum duty cycle | DMAX | V <sub>FB</sub> = 100mV | 80 | 87 | | % | | Minimum on time (6) | TON_MIN | | | 46 | | ns | | Foodbook voltage | \/ | T <sub>J</sub> = 25°C | 192 | 200 | 208 | mV | | Feedback voltage | V <sub>FB</sub> | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 184 | 200 | 216 | | | Feedback current | I <sub>FB</sub> | $V_{FB} = 250 \text{mV}$ | | 30 | 100 | nA | | EN rising threshold | V <sub>EN_RISING</sub> | | 1.1 | 1.45 | 1.8 | V | | EN falling threshold | VEN_FALLING | | 0.7 | 1 | 1.3 | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | | | 450 | | mV | | EN input ourront | I | $V_{EN} = 2V$ | | 5 | 10 | μA | | EN input current | I <sub>EN</sub> | $V_{EN} = 0$ | | 0 | 0.2 | μA | | EN turn-off delay | EN <sub>td-off</sub> | | 10 | 25 | 50 | ms | | VIN under-voltage lockout threshold rising | INUV <sub>Vth</sub> | | 3.2 | 3.5 | 3.8 | V | | VIN under-voltage lockout threshold falling | | | 2.8 | 3.1 | 3.5 | V | | VIN under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub> | | | 400 | | mV | | Over-voltage detection (/FAULT pulled low) | FT <sub>Vth-Hi</sub> | | | 140% | | V <sub>FB</sub> | | Over-voltage detection hysteresis | | | | 20% | | V <sub>FB</sub> | | /FAULT delay | FT <sub>Td</sub> | | | 10 | | μs | | /FAULT sink current capability | V <sub>FT</sub> | Sink 4mA | | | 0.4 | V | | /FAULT leakage current | I <sub>FT-LEAK</sub> | | | | 100 | nA | | VCC regulator | Vcc | Icc = 0mA | 4.6 | 4.9 | 5.2 | V | | VCC load regulation | | I <sub>CC</sub> = 5mA | | 1.5 | 4 | % | | Soft-start time (6) | t <sub>SS</sub> | I <sub>LED</sub> = 1.5A, L = 2.2μH, load = 2 series<br>LED, I <sub>LED</sub> from 10% to 90% | | 0.9 | | ms | | Thermal shutdown (6) | | | 150 | 170 | | °C | | Thermal hysteresis (6) | | | | 30 | | °C | #### Notes: <sup>5)</sup> Not tested in production. Guaranteed by over-temperature correlation. <sup>6)</sup> Not tested in production. Guaranteed by design and characterization. # TYPICAL CHARACTERISTICS **VIN UVLO vs.Temperature** **V<sub>FB</sub> vs. Temperature** # **Current Limit vs.** © 2019 MPS. All Rights Reserved. # TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, load = 2 series LED, L = 2.2 $\mu$ H, $f_{SW}$ = 2.2MHz, $T_A$ = 25°C, unless otherwise noted. # **Current Limit vs.Duty** ## Frequency vs. V<sub>IN</sub> # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, load = 2 series LED, L = 2.2 $\mu$ H, $f_{SW}$ = 2.2MHz, $T_A$ = 25°C, unless otherwise noted. © 2019 MPS. All Rights Reserved. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, load = 2 series LED, L = 2.2 $\mu$ H, $f_{SW}$ = 2.2MHz, $T_A$ = 25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, load = 2 series LED, L = 2.2 $\mu$ H, $f_{SW}$ = 2.2MHz, $T_A$ = 25°C, unless otherwise noted. 9 # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** 8/5/2019 #### **OPERATION** The MP4425A is a high-frequency, synchronous, rectified, step-down, switch-mode white LED driver with built-in power MOSFETs. It offers a very compact solution to achieve 1.5A continuous output current with excellent load and line regulation over a 4V to 36V input supply range. The MP4425A operates in fixed-frequency, peak current control mode to regulate the output current. An internal clock initiates a PWM cycle. The integrated high-side power MOSFET turns on, and remains on until its current reaches the value set by the COMP voltage (V<sub>COMP</sub>). When the power switch is off, it remains off until the next clock cycle starts. If the current in the power MOSFET does not reach the current value set by V<sub>COMP</sub> within 87% of one PWM period, the power MOSFET is forced off. #### **Internal Regulator** The 4.9V internal regulator powers most of the internal circuitries. This regulator takes $V_{IN}$ and operates in the full $V_{IN}$ range. When $V_{IN}$ exceeds 4.9V, the output of the regulator is in full regulation. When $V_{IN}$ falls below 4.9V, the output decreases following $V_{IN}$ . A 0.1 $\mu$ F decoupling ceramic capacitor is needed at VCC. #### **CCM Operation** The MP4425A uses continuous conduction modulation (CCM) mode to ensure that the part works with fixed frequency across the no load to full load range. The advantage of CCM is the controllable frequency and lower output ripple at light load. #### Frequency Foldback The MP4425A enters frequency foldback when the input voltage exceeds about 21V. The frequency decreases to half the nominal value and changes to 1.1MHz. Frequency foldback also occurs during soft start and short-circuit protection. #### **Error Amplifier (EA)** The error amplifier compares the FB pin voltage to the internal 0.2V reference (V<sub>REF</sub>) and outputs a current proportional to the difference between the two. This output current then charges or discharges the internal compensation network to form $V_{\text{COMP}}$ , which controls the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies control loop design. #### **Enable Control (EN)** EN/DIM is a control pin that turns the regulator on and off. Drive EN/DIM high to turn on the regulator; drive it low to turn it off. An internal $400k\Omega$ resistor from EN/DIM to GND allows EN/DIM to be floated to shut down the chip. EN/DIM is clamped internally using a 6.5V series Zener diode (see Figure 2). Connect EN/DIM input through a pull-up resistor to the voltage on $V_{\rm IN}$ to limit the EN input current to less than 100 $\mu$ A. For example, with 12V connected to $V_{IN}$ , $R_{PULLUP} \ge (12V - 6.5V) \div 100\mu A = 55k\Omega$ . Connecting EN/DIM to a voltage source directly without a pull-up resistor requires limiting the amplitude of the voltage source to ≤6V to prevent damage to the Zener diode. Figure 2: 6.5V Zener Diode Connection Driving EN/DIM low for longer than 25ms will shut down the IC. # **PWM Dimming** Apply an external 100Hz to 2kHz PWM waveform to EN/DIM for PWM dimming. The average LED current is proportional to PWM duty. The minimum amplitude of the PWM signal is 1.8V. If the dimming signal is applied before the chip starts up, the signal on time must be longer than 2ms to ensure that soft start finishes, so the output current can be built. If the dimming signal is applied after soft start finishes, the above 2ms limit is not required. #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The UVLO comparator monitors the output voltage of the internal regulator (VCC). #### Internal Soft Start (SS) Soft start (SS) prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage ( $V_{SS}$ ). When $V_{SS}$ is below the internal reference ( $V_{REF}$ ), $V_{SS}$ overrides $V_{REF}$ , so the error amplifier uses $V_{SS}$ as the reference. When $V_{SS}$ exceeds $V_{REF}$ , the error amplifier uses $V_{REF}$ as the reference. #### **Fault Indicator** The MP4425A has fault indication. The /FAULT pin is the open drain of a MOSFET, and should be connected to VCC or some other voltage source through a resistor (e.g. $100k\Omega$ ). The /FAULT pin is pulled high during normal operation. An LED short, open, or thermal shutdown pulls this pin down to indicate a fault status. #### **Over-Current Protection (OCP)** The MP4425A has cycle-by-cycle peak currentlimit protection with valley current detection. The inductor current is monitored during the highside MOSFET (HS-FET) on state. If the inductor current exceeds the current-limit value set by the COMP high-clamp voltage, the HS-FET turns off immediately. Then the low-side MOSFET (LS-FET) turns on to discharge the energy, and the inductor current decreases. The HS-FET remains off unless the inductor valley current is below a certain current threshold (the valley current limit), even though the internal clock pulses high. If the inductor current does not drop below the valley current limit when the internal clock pulses high, the HS-FET misses the clock, and the switching frequency falls to half the nominal value. Both the peak and valley current limits assist in keeping the inductor current from running away during an overload or short-circuit condition. #### Thermal Shutdown (TSD) Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperature exceeds 170°C, the entire chip shuts down. When the temperature drops below its lower threshold (typically 140°C), the chip is enabled again. ## Floating Driver and Bootstrap Charging An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection, with a rising threshold of 2.2V and hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by $V_{\text{IN}}$ through D1, M1, C3, L1, and C4 (see Figure 3). If $V_{IN}$ - $V_{SW}$ exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C4. As long as $V_{IN}$ is sufficiently higher than SW, the bootstrap capacitor can be charged. When the HS-FET is on, $V_{IN} \approx V_{SW}$ , the bootstrap capacitor cannot be charged. When the LS-FET is on, $V_{IN}$ - $V_{SW}$ reaches its maximum for fast charging. When there is no inductor current, $V_{SW} = V_{OUT}$ , so the difference between $V_{IN}$ and $V_{OUT}$ can charge the bootstrap capacitor. It is strongly recommended to place a $20\Omega$ resistor placed between SW and the BST capacitor to reduce the SW spike voltage. Figure 3: Internal Bootstrap Charging Circuit #### Start-Up and Shutdown If both $V_{\text{IN}}$ and EN exceed their appropriate thresholds, the chip starts up. The reference block starts first, generating a stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries. Three events can shut down the chip: $V_{\text{IN}}$ low, EN low, and thermal shutdown. During the shutdown procedure, the signaling path is first blocked to avoid any fault triggering. $V_{\text{COMP}}$ and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. ## APPLICATION INFORMATION ## **Setting the Output Current** The output current is set by the external resistor $R_{FB}$ (see Figure 4). Figure 4: Feedback Network The feedback reference voltage is 0.2V, and I<sub>LED</sub> is determined with Equation (1): $$I_{LED} = \frac{0.2V}{R_{FR}} \tag{1}$$ $R_T$ sets the loop bandwidth. The lower the value of $R_T$ , the higher the bandwidth. High bandwidth may cause an insufficient phase margin, resulting in loop instability. Therefore, a proper $R_T$ value is needed to make a trade-off between bandwidth and phase margin. Table 1 lists the recommended feedback resistor and $R_T$ values for common outputs with a 1 or 2 series LED. **Table 1: Resistor Selection for Common Outputs** | I <sub>LED</sub> (A) | R <sub>FB</sub> (mΩ) | R <sub>T</sub> (kΩ) | |----------------------|----------------------|---------------------| | 0.5 | 400 (1%) | 200 (1%) | | 1 | 200 (1%) | 150 (1%) | | 1.5 | 133 (1%) | 100 (1%) | ## **Selecting the Input Capacitor** The step-down converter has a discontinuous input current, and requires a capacitor to supply the AC current to the converter while maintaining the DC input voltage. For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, use a $4.7\mu\text{F}$ to $10\mu\text{F}$ capacitor. It is strongly recommended to use another, lower-value capacitor (e.g. $0.1\mu\text{F}$ ) with a small package size (0603) to absorb high-frequency switching noise. Be sure to place the small-sized capacitor as close to the IN and GND pins as possible. Since C<sub>IN</sub> absorbs the input switching current, it requires an adequate ripple current rating. Estimate the RMS current in the input capacitor with Equation (2): $$I_{CIN} = I_{LED} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (2) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , calculated with Equation (3): $$I_{CIN} = \frac{I_{LED}}{2} \tag{3}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. $0.1\mu F$ ) close to the IC. When using ceramic capacitors, ensure they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. Estimate the input voltage ripple caused by capacitance with Equation (4): $$\Delta V_{IN} = \frac{I_{LED}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (4) #### **Selecting the Output Capacitor** The output capacitor maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For best results, use low-ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (5): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \cdot (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \cdot (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}}) (5)$$ Where L is the inductor value and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of the output capacitor. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and causes most of the output voltage ripple. For simplification, estimate the output voltage ripple with Equation (6): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (6)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, estimate the output ripple with Equation (7): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$ (7) The characteristics of the output capacitor also affect the stability of the regulation system. The MP4425A can be optimized for a wide range of capacitance and ESR values. ## **Selecting the Inductor** A 1µH to 10µH inductor with a DC current rating at least 25% greater than the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with lower DC resistance. A larger-value inductor results in less ripple current and a lower output ripple voltage. However, the larger-value inductor also has a larger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductor value is to allow the inductor ripple current to be approximately 30% of the maximum load current. Calculate the inductance value with Equation (8): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (8) Where $\Delta I_L$ is the peak-to-peak inductor ripple current. Choose the inductor ripple current to be approximately 30% of the maximum load current. Calculate the maximum inductor peak current with Equation (9): $$I_{LP} = I_{LED} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (9) ## **VIN UVLO Setting** The MP4425A has an internal fixed undervoltage lockout (UVLO) threshold. The rising threshold is 3.5V, while the falling threshold is about 3.1V. If the application requires a higher UVLO point, an external resistor divider between the IN and EN/DIM pins can be used to get a higher equivalent UVLO threshold (see Figure 5). Figure 5: Adjustable UVLO Using EN Divider Calculate the UVLO threshold with Equation (10) and Equation (11): $$INUV_{RISING} = (1 + \frac{R_{UP}}{400k\Omega/R_{DOWN}}) \times V_{EN\_RISING}$$ (10) $$INUV_{FALLING} = (1 + \frac{R_{UP}}{400k\Omega//R_{DOWN}}) \times V_{EN\_FALLING}$$ (11) Where $V_{EN\_RISING} = 1.45V$ , $V_{EN\_FALLING} = 1V$ . When choosing $R_{UP}$ , ensure it is large enough to limit the current flows into the EN/DIM pin to below 100 $\mu$ A. #### **BST Resistor and External BST Diode** A $20\Omega$ resistor in series with a BST capacitor is recommended to reduce the SW spike voltage. Higher resistance is better for SW spike reduction, but also compromises efficiency. An external BST diode can enhance the efficiency of the regulator when the duty cycle is high (>65%). A power supply between 2.5V and 5V can be used to power the external bootstrap diode, and VCC or $V_{OUT}$ is the best choice for this power supply in the circuit (see Figure 6). Figure 6: Optional External Bootstrap Diode to Enhance Efficiency The recommended external BST diode is IN4148, and the recommended BST capacitor value is $0.1\mu F$ to $1\mu F$ . #### PCB Layout Guidelines (7) Efficient PCB layout, especially input capacitor placement, is critical for stable operation. A 4-layer layout is strongly recommended to achieve better thermal performance. For best results, refer to Figure 7 and follow the guidelines below: - Use a large ground plane to connect directly to PGND. If the bottom layer is a ground plane, add vias near PGND. - 2. Use multiple vias to connect the power planes to internal layers. - 3. Ensure that the high-current paths at PGND and IN have short, direct, and wide traces. - Place the ceramic input capacitor, especially the small-package (0603) input bypass capacitor, as close to the IN and PGND pins as possible to minimize high-frequency noise. - 5. Keep the connection between the input capacitor and IN as short and wide as possible. - 6. Place the VCC capacitor as close to the VCC and GND pins as possible. - 7. Route SW and BST away from sensitive analog areas, such as FB. - 8. Place the feedback resistors close to the chip to ensure the trace that connects to the FB pin is as short as possible. **Top Layer** **Inner Layer 1** **Inner Layer 2** **Bottom Layer** Figure 7: Recommended PCB Layout #### Note: 7) The recommended layout is based on the Typical Application Circuits on page 17. # TYPICAL APPLICATION CIRCUIT Figure 8: I<sub>0</sub> = 1.5A Application Circuit Figure 9: I<sub>O</sub> = 1.5A Application Circuit with EMI Filters # **PACKAGE INFORMATION** # QFN-13 (2.5mmx3mm) **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** ## **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. #### **RECOMMENDED LAND PATTERN** **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.